universal.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Copyright (C) 2010 Samsung Electronics
  3. * Minkyu Kang <mk7.kang@samsung.com>
  4. * Kyungmin Park <kyungmin.park@samsung.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/adc.h>
  27. #include <asm/arch/gpio.h>
  28. #include <asm/arch/mmc.h>
  29. #include <power/pmic.h>
  30. #include <usb/s3c_udc.h>
  31. #include <asm/arch/cpu.h>
  32. #include <power/max8998_pmic.h>
  33. DECLARE_GLOBAL_DATA_PTR;
  34. struct exynos4_gpio_part1 *gpio1;
  35. struct exynos4_gpio_part2 *gpio2;
  36. unsigned int board_rev;
  37. u32 get_board_rev(void)
  38. {
  39. return board_rev;
  40. }
  41. static int get_hwrev(void)
  42. {
  43. return board_rev & 0xFF;
  44. }
  45. static void check_hw_revision(void);
  46. int board_init(void)
  47. {
  48. gpio1 = (struct exynos4_gpio_part1 *) EXYNOS4_GPIO_PART1_BASE;
  49. gpio2 = (struct exynos4_gpio_part2 *) EXYNOS4_GPIO_PART2_BASE;
  50. gd->bd->bi_arch_number = MACH_TYPE_UNIVERSAL_C210;
  51. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  52. #if defined(CONFIG_PMIC)
  53. pmic_init(I2C_5);
  54. #endif
  55. check_hw_revision();
  56. printf("HW Revision:\t0x%x\n", board_rev);
  57. return 0;
  58. }
  59. int dram_init(void)
  60. {
  61. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE) +
  62. get_ram_size((long *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  63. return 0;
  64. }
  65. void dram_init_banksize(void)
  66. {
  67. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  68. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  69. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  70. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  71. }
  72. static unsigned short get_adc_value(int channel)
  73. {
  74. struct s5p_adc *adc = (struct s5p_adc *)samsung_get_base_adc();
  75. unsigned short ret = 0;
  76. unsigned int reg;
  77. unsigned int loop = 0;
  78. writel(channel & 0xF, &adc->adcmux);
  79. writel((1 << 14) | (49 << 6), &adc->adccon);
  80. writel(1000 & 0xffff, &adc->adcdly);
  81. writel(readl(&adc->adccon) | (1 << 16), &adc->adccon); /* 12 bit */
  82. udelay(10);
  83. writel(readl(&adc->adccon) | (1 << 0), &adc->adccon); /* Enable */
  84. udelay(10);
  85. do {
  86. udelay(1);
  87. reg = readl(&adc->adccon);
  88. } while (!(reg & (1 << 15)) && (loop++ < 1000));
  89. ret = readl(&adc->adcdat0) & 0xFFF;
  90. return ret;
  91. }
  92. static int adc_power_control(int on)
  93. {
  94. int ret;
  95. struct pmic *p = pmic_get("MAX8998_PMIC");
  96. if (!p)
  97. return -ENODEV;
  98. if (pmic_probe(p))
  99. return -1;
  100. ret = pmic_set_output(p,
  101. MAX8998_REG_ONOFF1,
  102. MAX8998_LDO4, !!on);
  103. return ret;
  104. }
  105. static unsigned int get_hw_revision(void)
  106. {
  107. int hwrev, mode0, mode1;
  108. adc_power_control(1);
  109. mode0 = get_adc_value(1); /* HWREV_MODE0 */
  110. mode1 = get_adc_value(2); /* HWREV_MODE1 */
  111. /*
  112. * XXX Always set the default hwrev as the latest board
  113. * ADC = (voltage) / 3.3 * 4096
  114. */
  115. hwrev = 3;
  116. #define IS_RANGE(x, min, max) ((x) > (min) && (x) < (max))
  117. if (IS_RANGE(mode0, 80, 200) && IS_RANGE(mode1, 80, 200))
  118. hwrev = 0x0; /* 0.01V 0.01V */
  119. if (IS_RANGE(mode0, 750, 1000) && IS_RANGE(mode1, 80, 200))
  120. hwrev = 0x1; /* 610mV 0.01V */
  121. if (IS_RANGE(mode0, 1300, 1700) && IS_RANGE(mode1, 80, 200))
  122. hwrev = 0x2; /* 1.16V 0.01V */
  123. if (IS_RANGE(mode0, 2000, 2400) && IS_RANGE(mode1, 80, 200))
  124. hwrev = 0x3; /* 1.79V 0.01V */
  125. #undef IS_RANGE
  126. debug("mode0: %d, mode1: %d, hwrev 0x%x\n", mode0, mode1, hwrev);
  127. adc_power_control(0);
  128. return hwrev;
  129. }
  130. static void check_hw_revision(void)
  131. {
  132. int hwrev;
  133. hwrev = get_hw_revision();
  134. board_rev |= hwrev;
  135. }
  136. #ifdef CONFIG_DISPLAY_BOARDINFO
  137. int checkboard(void)
  138. {
  139. puts("Board:\tUniversal C210\n");
  140. return 0;
  141. }
  142. #endif
  143. #ifdef CONFIG_GENERIC_MMC
  144. int board_mmc_init(bd_t *bis)
  145. {
  146. int i, err;
  147. switch (get_hwrev()) {
  148. case 0:
  149. /*
  150. * Set the low to enable LDO_EN
  151. * But when you use the test board for eMMC booting
  152. * you should set it HIGH since it removes the inverter
  153. */
  154. /* MASSMEMORY_EN: XMDMDATA_6: GPE3[6] */
  155. s5p_gpio_direction_output(&gpio1->e3, 6, 0);
  156. break;
  157. default:
  158. /*
  159. * Default reset state is High and there's no inverter
  160. * But set it as HIGH to ensure
  161. */
  162. /* MASSMEMORY_EN: XMDMADDR_3: GPE1[3] */
  163. s5p_gpio_direction_output(&gpio1->e1, 3, 1);
  164. break;
  165. }
  166. /*
  167. * eMMC GPIO:
  168. * SDR 8-bit@48MHz at MMC0
  169. * GPK0[0] SD_0_CLK(2)
  170. * GPK0[1] SD_0_CMD(2)
  171. * GPK0[2] SD_0_CDn -> Not used
  172. * GPK0[3:6] SD_0_DATA[0:3](2)
  173. * GPK1[3:6] SD_0_DATA[0:3](3)
  174. *
  175. * DDR 4-bit@26MHz at MMC4
  176. * GPK0[0] SD_4_CLK(3)
  177. * GPK0[1] SD_4_CMD(3)
  178. * GPK0[2] SD_4_CDn -> Not used
  179. * GPK0[3:6] SD_4_DATA[0:3](3)
  180. * GPK1[3:6] SD_4_DATA[4:7](4)
  181. */
  182. for (i = 0; i < 7; i++) {
  183. if (i == 2)
  184. continue;
  185. /* GPK0[0:6] special function 2 */
  186. s5p_gpio_cfg_pin(&gpio2->k0, i, 0x2);
  187. /* GPK0[0:6] pull disable */
  188. s5p_gpio_set_pull(&gpio2->k0, i, GPIO_PULL_NONE);
  189. /* GPK0[0:6] drv 4x */
  190. s5p_gpio_set_drv(&gpio2->k0, i, GPIO_DRV_4X);
  191. }
  192. for (i = 3; i < 7; i++) {
  193. /* GPK1[3:6] special function 3 */
  194. s5p_gpio_cfg_pin(&gpio2->k1, i, 0x3);
  195. /* GPK1[3:6] pull disable */
  196. s5p_gpio_set_pull(&gpio2->k1, i, GPIO_PULL_NONE);
  197. /* GPK1[3:6] drv 4x */
  198. s5p_gpio_set_drv(&gpio2->k1, i, GPIO_DRV_4X);
  199. }
  200. /* T-flash detect */
  201. s5p_gpio_cfg_pin(&gpio2->x3, 4, 0xf);
  202. s5p_gpio_set_pull(&gpio2->x3, 4, GPIO_PULL_UP);
  203. /*
  204. * MMC device init
  205. * mmc0 : eMMC (8-bit buswidth)
  206. * mmc2 : SD card (4-bit buswidth)
  207. */
  208. err = s5p_mmc_init(0, 8);
  209. /*
  210. * Check the T-flash detect pin
  211. * GPX3[4] T-flash detect pin
  212. */
  213. if (!s5p_gpio_get_value(&gpio2->x3, 4)) {
  214. /*
  215. * SD card GPIO:
  216. * GPK2[0] SD_2_CLK(2)
  217. * GPK2[1] SD_2_CMD(2)
  218. * GPK2[2] SD_2_CDn -> Not used
  219. * GPK2[3:6] SD_2_DATA[0:3](2)
  220. */
  221. for (i = 0; i < 7; i++) {
  222. if (i == 2)
  223. continue;
  224. /* GPK2[0:6] special function 2 */
  225. s5p_gpio_cfg_pin(&gpio2->k2, i, 0x2);
  226. /* GPK2[0:6] pull disable */
  227. s5p_gpio_set_pull(&gpio2->k2, i, GPIO_PULL_NONE);
  228. /* GPK2[0:6] drv 4x */
  229. s5p_gpio_set_drv(&gpio2->k2, i, GPIO_DRV_4X);
  230. }
  231. err = s5p_mmc_init(2, 4);
  232. }
  233. return err;
  234. }
  235. #endif
  236. #ifdef CONFIG_USB_GADGET
  237. static int s5pc210_phy_control(int on)
  238. {
  239. int ret = 0;
  240. struct pmic *p = pmic_get("MAX8998_PMIC");
  241. if (!p)
  242. return -ENODEV;
  243. if (pmic_probe(p))
  244. return -1;
  245. if (on) {
  246. ret |= pmic_set_output(p,
  247. MAX8998_REG_BUCK_ACTIVE_DISCHARGE3,
  248. MAX8998_SAFEOUT1, LDO_ON);
  249. ret |= pmic_set_output(p, MAX8998_REG_ONOFF1,
  250. MAX8998_LDO3, LDO_ON);
  251. ret |= pmic_set_output(p, MAX8998_REG_ONOFF2,
  252. MAX8998_LDO8, LDO_ON);
  253. } else {
  254. ret |= pmic_set_output(p, MAX8998_REG_ONOFF2,
  255. MAX8998_LDO8, LDO_OFF);
  256. ret |= pmic_set_output(p, MAX8998_REG_ONOFF1,
  257. MAX8998_LDO3, LDO_OFF);
  258. ret |= pmic_set_output(p,
  259. MAX8998_REG_BUCK_ACTIVE_DISCHARGE3,
  260. MAX8998_SAFEOUT1, LDO_OFF);
  261. }
  262. if (ret) {
  263. puts("MAX8998 LDO setting error!\n");
  264. return -1;
  265. }
  266. return 0;
  267. }
  268. struct s3c_plat_otg_data s5pc210_otg_data = {
  269. .phy_control = s5pc210_phy_control,
  270. .regs_phy = EXYNOS4_USBPHY_BASE,
  271. .regs_otg = EXYNOS4_USBOTG_BASE,
  272. .usb_phy_ctrl = EXYNOS4_USBPHY_CONTROL,
  273. .usb_flags = PHY0_SLEEP,
  274. };
  275. #endif