efikamx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * Copyright (C) 2009 Freescale Semiconductor, Inc.
  3. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  4. * Copyright (C) 2009-2012 Genesi USA, Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/arch/iomux-mx51.h>
  27. #include <asm/gpio.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <asm/arch/clock.h>
  32. #include <i2c.h>
  33. #include <mmc.h>
  34. #include <fsl_esdhc.h>
  35. #include <power/pmic.h>
  36. #include <fsl_pmic.h>
  37. #include <mc13892.h>
  38. DECLARE_GLOBAL_DATA_PTR;
  39. /*
  40. * Compile-time error checking
  41. */
  42. #ifndef CONFIG_MXC_SPI
  43. #error "CONFIG_MXC_SPI not set, this is essential for board's operation!"
  44. #endif
  45. /*
  46. * Board revisions
  47. *
  48. * Note that we get these revisions here for convenience, but we only set
  49. * up for the production model Smarttop (1.3) and Smartbook (2.0).
  50. *
  51. */
  52. #define EFIKAMX_BOARD_REV_11 0x1
  53. #define EFIKAMX_BOARD_REV_12 0x2
  54. #define EFIKAMX_BOARD_REV_13 0x3
  55. #define EFIKAMX_BOARD_REV_14 0x4
  56. #define EFIKASB_BOARD_REV_13 0x1
  57. #define EFIKASB_BOARD_REV_20 0x2
  58. /*
  59. * Board identification
  60. */
  61. static u32 get_mx_rev(void)
  62. {
  63. u32 rev = 0;
  64. /*
  65. * Retrieve board ID:
  66. *
  67. * gpio: 16 17 11
  68. * ==============
  69. * r1.1: 1+ 1 1
  70. * r1.2: 1 1 0
  71. * r1.3: 1 0 1
  72. * r1.4: 1 0 0
  73. *
  74. * + note: r1.1 does not strap this pin properly so it needs to
  75. * be hacked or ignored.
  76. */
  77. /* set to 1 in order to get correct value on board rev 1.1 */
  78. gpio_direction_output(IMX_GPIO_NR(3, 16), 1);
  79. gpio_direction_input(IMX_GPIO_NR(3, 11));
  80. gpio_direction_input(IMX_GPIO_NR(3, 16));
  81. gpio_direction_input(IMX_GPIO_NR(3, 17));
  82. rev |= (!!gpio_get_value(IMX_GPIO_NR(3, 16))) << 0;
  83. rev |= (!!gpio_get_value(IMX_GPIO_NR(3, 17))) << 1;
  84. rev |= (!!gpio_get_value(IMX_GPIO_NR(3, 11))) << 2;
  85. return (~rev & 0x7) + 1;
  86. }
  87. static iomux_v3_cfg_t const efikasb_revision_pads[] = {
  88. MX51_PAD_EIM_CS3__GPIO2_28,
  89. MX51_PAD_EIM_CS4__GPIO2_29,
  90. };
  91. static inline u32 get_sb_rev(void)
  92. {
  93. u32 rev = 0;
  94. imx_iomux_v3_setup_multiple_pads(efikasb_revision_pads,
  95. ARRAY_SIZE(efikasb_revision_pads));
  96. gpio_direction_input(IMX_GPIO_NR(2, 28));
  97. gpio_direction_input(IMX_GPIO_NR(2, 29));
  98. rev |= (!!gpio_get_value(IMX_GPIO_NR(2, 28))) << 0;
  99. rev |= (!!gpio_get_value(IMX_GPIO_NR(2, 29))) << 1;
  100. return rev;
  101. }
  102. inline uint32_t get_efikamx_rev(void)
  103. {
  104. if (machine_is_efikamx())
  105. return get_mx_rev();
  106. else if (machine_is_efikasb())
  107. return get_sb_rev();
  108. }
  109. u32 get_board_rev(void)
  110. {
  111. return get_cpu_rev() | (get_efikamx_rev() << 8);
  112. }
  113. /*
  114. * DRAM initialization
  115. */
  116. int dram_init(void)
  117. {
  118. /* dram_init must store complete ramsize in gd->ram_size */
  119. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  120. PHYS_SDRAM_1_SIZE);
  121. return 0;
  122. }
  123. /*
  124. * UART configuration
  125. */
  126. static iomux_v3_cfg_t const efikamx_uart_pads[] = {
  127. MX51_PAD_UART1_RXD__UART1_RXD,
  128. MX51_PAD_UART1_TXD__UART1_TXD,
  129. MX51_PAD_UART1_RTS__UART1_RTS,
  130. MX51_PAD_UART1_CTS__UART1_CTS,
  131. };
  132. /*
  133. * SPI configuration
  134. */
  135. static iomux_v3_cfg_t const efikamx_spi_pads[] = {
  136. MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
  137. MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
  138. MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
  139. MX51_PAD_CSPI1_SS0__GPIO4_24,
  140. MX51_PAD_CSPI1_SS1__GPIO4_25,
  141. MX51_PAD_GPIO1_6__GPIO1_6,
  142. };
  143. #define EFIKAMX_SPI_SS0 IMX_GPIO_NR(4, 24)
  144. #define EFIKAMX_SPI_SS1 IMX_GPIO_NR(4, 25)
  145. #define EFIKAMX_PMIC_IRQ IMX_GPIO_NR(1, 6)
  146. /*
  147. * PMIC configuration
  148. */
  149. #ifdef CONFIG_MXC_SPI
  150. static void power_init(void)
  151. {
  152. unsigned int val;
  153. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  154. struct pmic *p;
  155. int ret;
  156. ret = pmic_init(I2C_PMIC);
  157. if (ret)
  158. return;
  159. p = pmic_get("FSL_PMIC");
  160. if (!p)
  161. return;
  162. /* Write needed to Power Gate 2 register */
  163. pmic_reg_read(p, REG_POWER_MISC, &val);
  164. val &= ~PWGT2SPIEN;
  165. pmic_reg_write(p, REG_POWER_MISC, val);
  166. /* Externally powered */
  167. pmic_reg_read(p, REG_CHARGE, &val);
  168. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  169. pmic_reg_write(p, REG_CHARGE, val);
  170. /* power up the system first */
  171. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  172. /* Set core voltage to 1.1V */
  173. pmic_reg_read(p, REG_SW_0, &val);
  174. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  175. pmic_reg_write(p, REG_SW_0, val);
  176. /* Setup VCC (SW2) to 1.25 */
  177. pmic_reg_read(p, REG_SW_1, &val);
  178. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  179. pmic_reg_write(p, REG_SW_1, val);
  180. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  181. pmic_reg_read(p, REG_SW_2, &val);
  182. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  183. pmic_reg_write(p, REG_SW_2, val);
  184. udelay(50);
  185. /* Raise the core frequency to 800MHz */
  186. writel(0x0, &mxc_ccm->cacrr);
  187. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  188. /* Setup the switcher mode for SW1 & SW2*/
  189. pmic_reg_read(p, REG_SW_4, &val);
  190. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  191. (SWMODE_MASK << SWMODE2_SHIFT)));
  192. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  193. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  194. pmic_reg_write(p, REG_SW_4, val);
  195. /* Setup the switcher mode for SW3 & SW4 */
  196. pmic_reg_read(p, REG_SW_5, &val);
  197. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  198. (SWMODE_MASK << SWMODE4_SHIFT)));
  199. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  200. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  201. pmic_reg_write(p, REG_SW_5, val);
  202. /* Set VDIG to 1.8V, VGEN3 to 1.8V, VCAM to 2.6V */
  203. pmic_reg_read(p, REG_SETTING_0, &val);
  204. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  205. val |= VDIG_1_8 | VGEN3_1_8 | VCAM_2_6;
  206. pmic_reg_write(p, REG_SETTING_0, val);
  207. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  208. pmic_reg_read(p, REG_SETTING_1, &val);
  209. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  210. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775 | VGEN1_1_2 | VGEN2_3_15;
  211. pmic_reg_write(p, REG_SETTING_1, val);
  212. /* Enable VGEN1, VGEN2, VDIG, VPLL */
  213. pmic_reg_read(p, REG_MODE_0, &val);
  214. val |= VGEN1EN | VDIGEN | VGEN2EN | VPLLEN;
  215. pmic_reg_write(p, REG_MODE_0, val);
  216. /* Configure VGEN3 and VCAM regulators to use external PNP */
  217. val = VGEN3CONFIG | VCAMCONFIG;
  218. pmic_reg_write(p, REG_MODE_1, val);
  219. udelay(200);
  220. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  221. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  222. VVIDEOEN | VAUDIOEN | VSDEN;
  223. pmic_reg_write(p, REG_MODE_1, val);
  224. pmic_reg_read(p, REG_POWER_CTL2, &val);
  225. val |= WDIRESET;
  226. pmic_reg_write(p, REG_POWER_CTL2, val);
  227. udelay(2500);
  228. }
  229. #else
  230. static inline void power_init(void) { }
  231. #endif
  232. /*
  233. * MMC configuration
  234. */
  235. #ifdef CONFIG_FSL_ESDHC
  236. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  237. {MMC_SDHC1_BASE_ADDR},
  238. {MMC_SDHC2_BASE_ADDR},
  239. };
  240. static iomux_v3_cfg_t const efikamx_sdhc1_pads[] = {
  241. MX51_PAD_SD1_CMD__SD1_CMD,
  242. MX51_PAD_SD1_CLK__SD1_CLK,
  243. MX51_PAD_SD1_DATA0__SD1_DATA0,
  244. MX51_PAD_SD1_DATA1__SD1_DATA1,
  245. MX51_PAD_SD1_DATA2__SD1_DATA2,
  246. MX51_PAD_SD1_DATA3__SD1_DATA3,
  247. MX51_PAD_GPIO1_1__SD1_WP,
  248. };
  249. #define EFIKAMX_SDHC1_WP IMX_GPIO_NR(1, 1)
  250. static iomux_v3_cfg_t const efikamx_sdhc1_cd_pads[] = {
  251. MX51_PAD_GPIO1_0__SD1_CD,
  252. MX51_PAD_EIM_CS2__SD1_CD,
  253. };
  254. #define EFIKAMX_SDHC1_CD IMX_GPIO_NR(1, 0)
  255. #define EFIKASB_SDHC1_CD IMX_GPIO_NR(2, 27)
  256. static iomux_v3_cfg_t const efikasb_sdhc2_pads[] = {
  257. MX51_PAD_SD2_CMD__SD2_CMD,
  258. MX51_PAD_SD2_CLK__SD2_CLK,
  259. MX51_PAD_SD2_DATA0__SD2_DATA0,
  260. MX51_PAD_SD2_DATA1__SD2_DATA1,
  261. MX51_PAD_SD2_DATA2__SD2_DATA2,
  262. MX51_PAD_SD2_DATA3__SD2_DATA3,
  263. MX51_PAD_GPIO1_7__SD2_WP,
  264. MX51_PAD_GPIO1_8__SD2_CD,
  265. };
  266. #define EFIKASB_SDHC2_CD IMX_GPIO_NR(1, 8)
  267. #define EFIKASB_SDHC2_WP IMX_GPIO_NR(1, 7)
  268. static inline uint32_t efikamx_mmc_getcd(u32 base)
  269. {
  270. if (base == MMC_SDHC1_BASE_ADDR)
  271. if (machine_is_efikamx())
  272. return EFIKAMX_SDHC1_CD;
  273. else
  274. return EFIKASB_SDHC1_CD;
  275. else
  276. return EFIKASB_SDHC2_CD;
  277. }
  278. int board_mmc_getcd(struct mmc *mmc)
  279. {
  280. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  281. uint32_t cd = efikamx_mmc_getcd(cfg->esdhc_base);
  282. int ret = !gpio_get_value(cd);
  283. return ret;
  284. }
  285. int board_mmc_init(bd_t *bis)
  286. {
  287. int ret;
  288. /*
  289. * All Efika MX boards use eSDHC1 with a common write-protect GPIO
  290. */
  291. imx_iomux_v3_setup_multiple_pads(efikamx_sdhc1_pads,
  292. ARRAY_SIZE(efikamx_sdhc1_pads));
  293. gpio_direction_input(EFIKAMX_SDHC1_WP);
  294. /*
  295. * Smartbook and Smarttop differ on the location of eSDHC1
  296. * carrier-detect GPIO
  297. */
  298. if (machine_is_efikamx()) {
  299. imx_iomux_v3_setup_pad(efikamx_sdhc1_cd_pads[0]);
  300. gpio_direction_input(EFIKAMX_SDHC1_CD);
  301. } else if (machine_is_efikasb()) {
  302. imx_iomux_v3_setup_pad(efikamx_sdhc1_cd_pads[1]);
  303. gpio_direction_input(EFIKASB_SDHC1_CD);
  304. }
  305. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  306. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  307. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  308. if (machine_is_efikasb()) {
  309. imx_iomux_v3_setup_multiple_pads(efikasb_sdhc2_pads,
  310. ARRAY_SIZE(efikasb_sdhc2_pads));
  311. gpio_direction_input(EFIKASB_SDHC2_CD);
  312. gpio_direction_input(EFIKASB_SDHC2_WP);
  313. if (!ret)
  314. ret = fsl_esdhc_initialize(bis, &esdhc_cfg[1]);
  315. }
  316. return ret;
  317. }
  318. #endif
  319. /*
  320. * PATA
  321. */
  322. static iomux_v3_cfg_t const efikamx_pata_pads[] = {
  323. MX51_PAD_NANDF_WE_B__PATA_DIOW,
  324. MX51_PAD_NANDF_RE_B__PATA_DIOR,
  325. MX51_PAD_NANDF_ALE__PATA_BUFFER_EN,
  326. MX51_PAD_NANDF_CLE__PATA_RESET_B,
  327. MX51_PAD_NANDF_WP_B__PATA_DMACK,
  328. MX51_PAD_NANDF_RB0__PATA_DMARQ,
  329. MX51_PAD_NANDF_RB1__PATA_IORDY,
  330. MX51_PAD_GPIO_NAND__PATA_INTRQ,
  331. MX51_PAD_NANDF_CS2__PATA_CS_0,
  332. MX51_PAD_NANDF_CS3__PATA_CS_1,
  333. MX51_PAD_NANDF_CS4__PATA_DA_0,
  334. MX51_PAD_NANDF_CS5__PATA_DA_1,
  335. MX51_PAD_NANDF_CS6__PATA_DA_2,
  336. MX51_PAD_NANDF_D15__PATA_DATA15,
  337. MX51_PAD_NANDF_D14__PATA_DATA14,
  338. MX51_PAD_NANDF_D13__PATA_DATA13,
  339. MX51_PAD_NANDF_D12__PATA_DATA12,
  340. MX51_PAD_NANDF_D11__PATA_DATA11,
  341. MX51_PAD_NANDF_D10__PATA_DATA10,
  342. MX51_PAD_NANDF_D9__PATA_DATA9,
  343. MX51_PAD_NANDF_D8__PATA_DATA8,
  344. MX51_PAD_NANDF_D7__PATA_DATA7,
  345. MX51_PAD_NANDF_D6__PATA_DATA6,
  346. MX51_PAD_NANDF_D5__PATA_DATA5,
  347. MX51_PAD_NANDF_D4__PATA_DATA4,
  348. MX51_PAD_NANDF_D3__PATA_DATA3,
  349. MX51_PAD_NANDF_D2__PATA_DATA2,
  350. MX51_PAD_NANDF_D1__PATA_DATA1,
  351. MX51_PAD_NANDF_D0__PATA_DATA0,
  352. };
  353. /*
  354. * EHCI USB
  355. */
  356. #ifdef CONFIG_CMD_USB
  357. extern void setup_iomux_usb(void);
  358. #else
  359. static inline void setup_iomux_usb(void) { }
  360. #endif
  361. /*
  362. * LED configuration
  363. *
  364. * Smarttop LED pad config is done in the DCD
  365. *
  366. */
  367. #define EFIKAMX_LED_BLUE IMX_GPIO_NR(3, 13)
  368. #define EFIKAMX_LED_GREEN IMX_GPIO_NR(3, 14)
  369. #define EFIKAMX_LED_RED IMX_GPIO_NR(3, 15)
  370. static iomux_v3_cfg_t const efikasb_led_pads[] = {
  371. MX51_PAD_GPIO1_3__GPIO1_3,
  372. MX51_PAD_EIM_CS0__GPIO2_25,
  373. };
  374. #define EFIKASB_CAPSLOCK_LED IMX_GPIO_NR(2, 25)
  375. #define EFIKASB_MESSAGE_LED IMX_GPIO_NR(1, 3) /* Note: active low */
  376. /*
  377. * Board initialization
  378. */
  379. int board_early_init_f(void)
  380. {
  381. if (machine_is_efikasb()) {
  382. imx_iomux_v3_setup_multiple_pads(efikasb_led_pads,
  383. ARRAY_SIZE(efikasb_led_pads));
  384. gpio_direction_output(EFIKASB_CAPSLOCK_LED, 0);
  385. gpio_direction_output(EFIKASB_MESSAGE_LED, 1);
  386. } else if (machine_is_efikamx()) {
  387. /*
  388. * Set up GPIO directions for LEDs.
  389. * IOMUX has been done in the DCD already.
  390. * Turn the red LED on for pre-relocation code.
  391. */
  392. gpio_direction_output(EFIKAMX_LED_BLUE, 0);
  393. gpio_direction_output(EFIKAMX_LED_GREEN, 0);
  394. gpio_direction_output(EFIKAMX_LED_RED, 1);
  395. }
  396. /*
  397. * Both these pad configurations for UART and SPI are kind of redundant
  398. * since they are the Power-On Defaults for the i.MX51. But, it seems we
  399. * should make absolutely sure that they are set up correctly.
  400. */
  401. imx_iomux_v3_setup_multiple_pads(efikamx_uart_pads,
  402. ARRAY_SIZE(efikamx_uart_pads));
  403. imx_iomux_v3_setup_multiple_pads(efikamx_spi_pads,
  404. ARRAY_SIZE(efikamx_spi_pads));
  405. /* not technically required for U-Boot operation but do it anyway. */
  406. gpio_direction_input(EFIKAMX_PMIC_IRQ);
  407. /* Deselect both CS for now, otherwise NOR doesn't probe properly. */
  408. gpio_direction_output(EFIKAMX_SPI_SS0, 0);
  409. gpio_direction_output(EFIKAMX_SPI_SS1, 1);
  410. return 0;
  411. }
  412. int board_init(void)
  413. {
  414. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  415. return 0;
  416. }
  417. int board_late_init(void)
  418. {
  419. if (machine_is_efikamx()) {
  420. /*
  421. * Set up Blue LED for "In U-Boot" status.
  422. * We're all relocated and ready to U-Boot!
  423. */
  424. gpio_set_value(EFIKAMX_LED_RED, 0);
  425. gpio_set_value(EFIKAMX_LED_GREEN, 0);
  426. gpio_set_value(EFIKAMX_LED_BLUE, 1);
  427. }
  428. power_init();
  429. imx_iomux_v3_setup_multiple_pads(efikamx_pata_pads,
  430. ARRAY_SIZE(efikamx_pata_pads));
  431. setup_iomux_usb();
  432. return 0;
  433. }
  434. int checkboard(void)
  435. {
  436. u32 rev = get_efikamx_rev();
  437. printf("Board: Genesi Efika MX ");
  438. if (machine_is_efikamx())
  439. printf("Smarttop (1.%i)\n", rev & 0xf);
  440. else if (machine_is_efikasb())
  441. printf("Smartbook\n");
  442. return 0;
  443. }