mx51evk.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576
  1. /*
  2. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/gpio.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/mx5x_pins.h>
  27. #include <asm/arch/iomux.h>
  28. #include <asm/errno.h>
  29. #include <asm/arch/sys_proto.h>
  30. #include <asm/arch/crm_regs.h>
  31. #include <asm/arch/clock.h>
  32. #include <i2c.h>
  33. #include <mmc.h>
  34. #include <fsl_esdhc.h>
  35. #include <power/pmic.h>
  36. #include <fsl_pmic.h>
  37. #include <mc13892.h>
  38. #include <usb/ehci-fsl.h>
  39. #include <linux/fb.h>
  40. #include <ipu_pixfmt.h>
  41. #define MX51EVK_LCD_3V3 IMX_GPIO_NR(4, 9)
  42. #define MX51EVK_LCD_5V IMX_GPIO_NR(4, 10)
  43. #define MX51EVK_LCD_BACKLIGHT IMX_GPIO_NR(3, 4)
  44. DECLARE_GLOBAL_DATA_PTR;
  45. #ifdef CONFIG_FSL_ESDHC
  46. struct fsl_esdhc_cfg esdhc_cfg[2] = {
  47. {MMC_SDHC1_BASE_ADDR},
  48. {MMC_SDHC2_BASE_ADDR},
  49. };
  50. #endif
  51. int dram_init(void)
  52. {
  53. /* dram_init must store complete ramsize in gd->ram_size */
  54. gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
  55. PHYS_SDRAM_1_SIZE);
  56. return 0;
  57. }
  58. u32 get_board_rev(void)
  59. {
  60. u32 rev = get_cpu_rev();
  61. if (!gpio_get_value(IMX_GPIO_NR(1, 22)))
  62. rev |= BOARD_REV_2_0 << BOARD_VER_OFFSET;
  63. return rev;
  64. }
  65. static void setup_iomux_uart(void)
  66. {
  67. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  68. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH;
  69. mxc_request_iomux(MX51_PIN_UART1_RXD, IOMUX_CONFIG_ALT0);
  70. mxc_iomux_set_pad(MX51_PIN_UART1_RXD, pad | PAD_CTL_SRE_FAST);
  71. mxc_request_iomux(MX51_PIN_UART1_TXD, IOMUX_CONFIG_ALT0);
  72. mxc_iomux_set_pad(MX51_PIN_UART1_TXD, pad | PAD_CTL_SRE_FAST);
  73. mxc_request_iomux(MX51_PIN_UART1_RTS, IOMUX_CONFIG_ALT0);
  74. mxc_iomux_set_pad(MX51_PIN_UART1_RTS, pad);
  75. mxc_request_iomux(MX51_PIN_UART1_CTS, IOMUX_CONFIG_ALT0);
  76. mxc_iomux_set_pad(MX51_PIN_UART1_CTS, pad);
  77. }
  78. static void setup_iomux_fec(void)
  79. {
  80. /*FEC_MDIO*/
  81. mxc_request_iomux(MX51_PIN_EIM_EB2 , IOMUX_CONFIG_ALT3);
  82. mxc_iomux_set_pad(MX51_PIN_EIM_EB2 , 0x1FD);
  83. /*FEC_MDC*/
  84. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  85. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  86. /* FEC RDATA[3] */
  87. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  88. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  89. /* FEC RDATA[2] */
  90. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  91. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  92. /* FEC RDATA[1] */
  93. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  94. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  95. /* FEC RDATA[0] */
  96. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  97. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  98. /* FEC TDATA[3] */
  99. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  100. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  101. /* FEC TDATA[2] */
  102. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  103. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  104. /* FEC TDATA[1] */
  105. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  106. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  107. /* FEC TDATA[0] */
  108. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  109. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  110. /* FEC TX_EN */
  111. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  112. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  113. /* FEC TX_ER */
  114. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  115. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  116. /* FEC TX_CLK */
  117. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  118. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  119. /* FEC TX_COL */
  120. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  121. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  122. /* FEC RX_CLK */
  123. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  124. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  125. /* FEC RX_CRS */
  126. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  127. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  128. /* FEC RX_ER */
  129. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  130. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  131. /* FEC RX_DV */
  132. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  133. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  134. }
  135. #ifdef CONFIG_MXC_SPI
  136. static void setup_iomux_spi(void)
  137. {
  138. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  139. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  140. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI, 0x105);
  141. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  142. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  143. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO, 0x105);
  144. /* de-select SS1 of instance: ecspi1. */
  145. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  146. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1, 0x85);
  147. /* 000: Select mux mode: ALT0 mux port: SS0 ecspi1 */
  148. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  149. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0, 0x185);
  150. /* 000: Select mux mode: ALT0 mux port: RDY of instance: ecspi1. */
  151. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT0);
  152. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x180);
  153. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  154. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  155. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK, 0x105);
  156. }
  157. #endif
  158. #ifdef CONFIG_USB_EHCI_MX5
  159. #define MX51EVK_USBH1_HUB_RST IOMUX_TO_GPIO(MX51_PIN_GPIO1_7) /* GPIO1_7 */
  160. #define MX51EVK_USBH1_STP IOMUX_TO_GPIO(MX51_PIN_USBH1_STP) /* GPIO1_27 */
  161. #define MX51EVK_USB_CLK_EN_B IOMUX_TO_GPIO(MX51_PIN_EIM_D18) /* GPIO2_1 */
  162. #define MX51EVK_USB_PHY_RESET IOMUX_TO_GPIO(MX51_PIN_EIM_D21) /* GPIO2_5 */
  163. #define USBH1_PAD (PAD_CTL_SRE_FAST | PAD_CTL_DRV_HIGH | \
  164. PAD_CTL_100K_PU | PAD_CTL_PUE_PULL | \
  165. PAD_CTL_PKE_ENABLE | PAD_CTL_HYS_ENABLE)
  166. #define GPIO_PAD (PAD_CTL_DRV_HIGH | PAD_CTL_PKE_ENABLE | \
  167. PAD_CTL_SRE_FAST)
  168. #define NO_PAD (1 << 16)
  169. static void setup_usb_h1(void)
  170. {
  171. setup_iomux_usb_h1();
  172. /* GPIO_1_7 for USBH1 hub reset */
  173. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  174. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, NO_PAD);
  175. /* GPIO_2_1 */
  176. mxc_request_iomux(MX51_PIN_EIM_D17, IOMUX_CONFIG_ALT1);
  177. mxc_iomux_set_pad(MX51_PIN_EIM_D17, GPIO_PAD);
  178. /* GPIO_2_5 for USB PHY reset */
  179. mxc_request_iomux(MX51_PIN_EIM_D21, IOMUX_CONFIG_ALT1);
  180. mxc_iomux_set_pad(MX51_PIN_EIM_D21, GPIO_PAD);
  181. }
  182. int board_ehci_hcd_init(int port)
  183. {
  184. /* Set USBH1_STP to GPIO and toggle it */
  185. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_GPIO);
  186. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
  187. gpio_direction_output(MX51EVK_USBH1_STP, 0);
  188. gpio_direction_output(MX51EVK_USB_PHY_RESET, 0);
  189. mdelay(10);
  190. gpio_set_value(MX51EVK_USBH1_STP, 1);
  191. /* Set back USBH1_STP to be function */
  192. mxc_request_iomux(MX51_PIN_USBH1_STP, IOMUX_CONFIG_ALT0);
  193. mxc_iomux_set_pad(MX51_PIN_USBH1_STP, USBH1_PAD);
  194. /* De-assert USB PHY RESETB */
  195. gpio_set_value(MX51EVK_USB_PHY_RESET, 1);
  196. /* Drive USB_CLK_EN_B line low */
  197. gpio_direction_output(MX51EVK_USB_CLK_EN_B, 0);
  198. /* Reset USB hub */
  199. gpio_direction_output(MX51EVK_USBH1_HUB_RST, 0);
  200. mdelay(2);
  201. gpio_set_value(MX51EVK_USBH1_HUB_RST, 1);
  202. return 0;
  203. }
  204. #endif
  205. static void power_init(void)
  206. {
  207. unsigned int val;
  208. struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)MXC_CCM_BASE;
  209. struct pmic *p;
  210. int ret;
  211. ret = pmic_init(I2C_PMIC);
  212. if (ret)
  213. return;
  214. p = pmic_get("FSL_PMIC");
  215. if (!p)
  216. return;
  217. /* Write needed to Power Gate 2 register */
  218. pmic_reg_read(p, REG_POWER_MISC, &val);
  219. val &= ~PWGT2SPIEN;
  220. pmic_reg_write(p, REG_POWER_MISC, val);
  221. /* Externally powered */
  222. pmic_reg_read(p, REG_CHARGE, &val);
  223. val |= ICHRG0 | ICHRG1 | ICHRG2 | ICHRG3 | CHGAUTOB;
  224. pmic_reg_write(p, REG_CHARGE, val);
  225. /* power up the system first */
  226. pmic_reg_write(p, REG_POWER_MISC, PWUP);
  227. /* Set core voltage to 1.1V */
  228. pmic_reg_read(p, REG_SW_0, &val);
  229. val = (val & ~SWx_VOLT_MASK) | SWx_1_100V;
  230. pmic_reg_write(p, REG_SW_0, val);
  231. /* Setup VCC (SW2) to 1.25 */
  232. pmic_reg_read(p, REG_SW_1, &val);
  233. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  234. pmic_reg_write(p, REG_SW_1, val);
  235. /* Setup 1V2_DIG1 (SW3) to 1.25 */
  236. pmic_reg_read(p, REG_SW_2, &val);
  237. val = (val & ~SWx_VOLT_MASK) | SWx_1_250V;
  238. pmic_reg_write(p, REG_SW_2, val);
  239. udelay(50);
  240. /* Raise the core frequency to 800MHz */
  241. writel(0x0, &mxc_ccm->cacrr);
  242. /* Set switchers in Auto in NORMAL mode & STANDBY mode */
  243. /* Setup the switcher mode for SW1 & SW2*/
  244. pmic_reg_read(p, REG_SW_4, &val);
  245. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  246. (SWMODE_MASK << SWMODE2_SHIFT)));
  247. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  248. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  249. pmic_reg_write(p, REG_SW_4, val);
  250. /* Setup the switcher mode for SW3 & SW4 */
  251. pmic_reg_read(p, REG_SW_5, &val);
  252. val = (val & ~((SWMODE_MASK << SWMODE3_SHIFT) |
  253. (SWMODE_MASK << SWMODE4_SHIFT)));
  254. val |= (SWMODE_AUTO_AUTO << SWMODE3_SHIFT) |
  255. (SWMODE_AUTO_AUTO << SWMODE4_SHIFT);
  256. pmic_reg_write(p, REG_SW_5, val);
  257. /* Set VDIG to 1.65V, VGEN3 to 1.8V, VCAM to 2.6V */
  258. pmic_reg_read(p, REG_SETTING_0, &val);
  259. val &= ~(VCAM_MASK | VGEN3_MASK | VDIG_MASK);
  260. val |= VDIG_1_65 | VGEN3_1_8 | VCAM_2_6;
  261. pmic_reg_write(p, REG_SETTING_0, val);
  262. /* Set VVIDEO to 2.775V, VAUDIO to 3V, VSD to 3.15V */
  263. pmic_reg_read(p, REG_SETTING_1, &val);
  264. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  265. val |= VSD_3_15 | VAUDIO_3_0 | VVIDEO_2_775;
  266. pmic_reg_write(p, REG_SETTING_1, val);
  267. /* Configure VGEN3 and VCAM regulators to use external PNP */
  268. val = VGEN3CONFIG | VCAMCONFIG;
  269. pmic_reg_write(p, REG_MODE_1, val);
  270. udelay(200);
  271. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  272. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  273. VVIDEOEN | VAUDIOEN | VSDEN;
  274. pmic_reg_write(p, REG_MODE_1, val);
  275. mxc_request_iomux(MX51_PIN_EIM_A20, IOMUX_CONFIG_ALT1);
  276. gpio_direction_output(IMX_GPIO_NR(2, 14), 0);
  277. udelay(500);
  278. gpio_set_value(IMX_GPIO_NR(2, 14), 1);
  279. }
  280. #ifdef CONFIG_FSL_ESDHC
  281. int board_mmc_getcd(struct mmc *mmc)
  282. {
  283. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  284. int ret;
  285. mxc_request_iomux(MX51_PIN_GPIO1_0, IOMUX_CONFIG_ALT1);
  286. gpio_direction_input(IMX_GPIO_NR(1, 0));
  287. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  288. gpio_direction_input(IMX_GPIO_NR(1, 6));
  289. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  290. ret = !gpio_get_value(IMX_GPIO_NR(1, 0));
  291. else
  292. ret = !gpio_get_value(IMX_GPIO_NR(1, 6));
  293. return ret;
  294. }
  295. int board_mmc_init(bd_t *bis)
  296. {
  297. u32 index;
  298. s32 status = 0;
  299. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  300. esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
  301. for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM;
  302. index++) {
  303. switch (index) {
  304. case 0:
  305. mxc_request_iomux(MX51_PIN_SD1_CMD,
  306. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  307. mxc_request_iomux(MX51_PIN_SD1_CLK,
  308. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  309. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  310. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  311. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  312. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  313. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  314. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  315. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  316. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  317. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  318. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  319. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  320. PAD_CTL_PUE_PULL |
  321. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  322. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  323. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  324. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  325. PAD_CTL_PUE_PULL |
  326. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  327. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  328. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  329. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  330. PAD_CTL_PUE_PULL |
  331. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  332. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  333. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  334. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  335. PAD_CTL_PUE_PULL |
  336. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  337. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  338. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  339. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  340. PAD_CTL_PUE_PULL |
  341. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  342. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  343. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  344. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  345. PAD_CTL_PUE_PULL |
  346. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  347. mxc_request_iomux(MX51_PIN_GPIO1_0,
  348. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  349. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  350. PAD_CTL_HYS_ENABLE);
  351. mxc_request_iomux(MX51_PIN_GPIO1_1,
  352. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  353. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  354. PAD_CTL_HYS_ENABLE);
  355. break;
  356. case 1:
  357. mxc_request_iomux(MX51_PIN_SD2_CMD,
  358. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  359. mxc_request_iomux(MX51_PIN_SD2_CLK,
  360. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  361. mxc_request_iomux(MX51_PIN_SD2_DATA0,
  362. IOMUX_CONFIG_ALT0);
  363. mxc_request_iomux(MX51_PIN_SD2_DATA1,
  364. IOMUX_CONFIG_ALT0);
  365. mxc_request_iomux(MX51_PIN_SD2_DATA2,
  366. IOMUX_CONFIG_ALT0);
  367. mxc_request_iomux(MX51_PIN_SD2_DATA3,
  368. IOMUX_CONFIG_ALT0);
  369. mxc_iomux_set_pad(MX51_PIN_SD2_CMD,
  370. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  371. PAD_CTL_SRE_FAST);
  372. mxc_iomux_set_pad(MX51_PIN_SD2_CLK,
  373. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  374. PAD_CTL_SRE_FAST);
  375. mxc_iomux_set_pad(MX51_PIN_SD2_DATA0,
  376. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  377. PAD_CTL_SRE_FAST);
  378. mxc_iomux_set_pad(MX51_PIN_SD2_DATA1,
  379. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  380. PAD_CTL_SRE_FAST);
  381. mxc_iomux_set_pad(MX51_PIN_SD2_DATA2,
  382. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  383. PAD_CTL_SRE_FAST);
  384. mxc_iomux_set_pad(MX51_PIN_SD2_DATA3,
  385. PAD_CTL_DRV_MAX | PAD_CTL_22K_PU |
  386. PAD_CTL_SRE_FAST);
  387. mxc_request_iomux(MX51_PIN_SD2_CMD,
  388. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  389. mxc_request_iomux(MX51_PIN_GPIO1_6,
  390. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  391. mxc_iomux_set_pad(MX51_PIN_GPIO1_6,
  392. PAD_CTL_HYS_ENABLE);
  393. mxc_request_iomux(MX51_PIN_GPIO1_5,
  394. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  395. mxc_iomux_set_pad(MX51_PIN_GPIO1_5,
  396. PAD_CTL_HYS_ENABLE);
  397. break;
  398. default:
  399. printf("Warning: you configured more ESDHC controller"
  400. "(%d) as supported by the board(2)\n",
  401. CONFIG_SYS_FSL_ESDHC_NUM);
  402. return status;
  403. }
  404. status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
  405. }
  406. return status;
  407. }
  408. #endif
  409. static struct fb_videomode const claa_wvga = {
  410. .name = "CLAA07LC0ACW",
  411. .refresh = 57,
  412. .xres = 800,
  413. .yres = 480,
  414. .pixclock = 37037,
  415. .left_margin = 40,
  416. .right_margin = 60,
  417. .upper_margin = 10,
  418. .lower_margin = 10,
  419. .hsync_len = 20,
  420. .vsync_len = 10,
  421. .sync = 0,
  422. .vmode = FB_VMODE_NONINTERLACED
  423. };
  424. void lcd_iomux(void)
  425. {
  426. /* DI2_PIN15 */
  427. mxc_request_iomux(MX51_PIN_DI_GP4, IOMUX_CONFIG_ALT4);
  428. /* Pad settings for MX51_PIN_DI2_DISP_CLK */
  429. mxc_iomux_set_pad(MX51_PIN_DI2_DISP_CLK, PAD_CTL_HYS_NONE |
  430. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  431. PAD_CTL_DRV_MAX | PAD_CTL_SRE_SLOW);
  432. /* Turn on 3.3V voltage for LCD */
  433. mxc_request_iomux(MX51_PIN_CSI2_D12, IOMUX_CONFIG_ALT3);
  434. gpio_direction_output(MX51EVK_LCD_3V3, 1);
  435. /* Turn on 5V voltage for LCD */
  436. mxc_request_iomux(MX51_PIN_CSI2_D13, IOMUX_CONFIG_ALT3);
  437. gpio_direction_output(MX51EVK_LCD_5V, 1);
  438. /* Turn on GPIO backlight */
  439. mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
  440. mxc_iomux_set_input(MX51_GPIO3_IPP_IND_G_IN_4_SELECT_INPUT,
  441. INPUT_CTL_PATH1);
  442. gpio_direction_output(MX51EVK_LCD_BACKLIGHT, 1);
  443. }
  444. void lcd_enable(void)
  445. {
  446. int ret = ipuv3_fb_init(&claa_wvga, 1, IPU_PIX_FMT_RGB565);
  447. if (ret)
  448. printf("LCD cannot be configured: %d\n", ret);
  449. }
  450. int board_early_init_f(void)
  451. {
  452. setup_iomux_uart();
  453. setup_iomux_fec();
  454. #ifdef CONFIG_USB_EHCI_MX5
  455. setup_usb_h1();
  456. #endif
  457. lcd_iomux();
  458. return 0;
  459. }
  460. int board_init(void)
  461. {
  462. /* address of boot parameters */
  463. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  464. lcd_enable();
  465. return 0;
  466. }
  467. #ifdef CONFIG_BOARD_LATE_INIT
  468. int board_late_init(void)
  469. {
  470. #ifdef CONFIG_MXC_SPI
  471. setup_iomux_spi();
  472. power_init();
  473. #endif
  474. return 0;
  475. }
  476. #endif
  477. /*
  478. * Do not overwrite the console
  479. * Use always serial for U-Boot console
  480. */
  481. int overwrite_console(void)
  482. {
  483. return 1;
  484. }
  485. int checkboard(void)
  486. {
  487. puts("Board: MX51EVK\n");
  488. return 0;
  489. }