SIMPC8313.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright (C) Sheldon Instruments, Inc. 2008
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * simpc8313 board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /*
  28. * High Level Configuration Options
  29. */
  30. #define CONFIG_NAND_U_BOOT
  31. #define CONFIG_E300 1
  32. #define CONFIG_MPC83xx 1
  33. #define CONFIG_MPC831x 1
  34. #define CONFIG_MPC8313 1
  35. #define CONFIG_PCI
  36. #define CONFIG_MISC_INIT_R
  37. /*
  38. * On-board devices
  39. *
  40. * TSEC1 is Marvell PHY 88E1118
  41. */
  42. #define CONFIG_SYS_33MHZ
  43. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  44. #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
  45. #define CONFIG_SYS_IMMR 0xE0000000
  46. #if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
  47. #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
  48. #endif
  49. #define CONFIG_SYS_MEMTEST_START 0x00001000
  50. #define CONFIG_SYS_MEMTEST_END 0x07f00000
  51. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  52. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  53. /*
  54. * Device configurations
  55. */
  56. #define CONFIG_TSEC1
  57. /*
  58. * DDR Setup
  59. */
  60. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  61. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  62. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  63. #define CONFIG_VERY_BIG_RAM
  64. #define CONFIG_MAX_MEM_MAPPED (512 << 20)
  65. #define CONFIG_SYS_DDRCDR ( DDRCDR_EN \
  66. | DDRCDR_PZ_NOMZ \
  67. | DDRCDR_NZ_NOMZ \
  68. | DDRCDR_M_ODR )
  69. /* 0x73000002 TODO ODR & DRN ? */
  70. /*
  71. * FLASH on the Local Bus
  72. */
  73. #define CONFIG_SYS_NO_FLASH
  74. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  75. #if !defined(CONFIG_NAND_SPL)
  76. #define CONFIG_SYS_RAMBOOT
  77. #endif
  78. #define CONFIG_SYS_INIT_RAM_LOCK 1
  79. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  80. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  81. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  82. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  83. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  84. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  85. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  86. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  87. /*
  88. * Local Bus LCRR and LBCR regs
  89. */
  90. #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
  91. #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
  92. #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
  93. #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
  94. | (0xFF << LBCR_BMT_SHIFT) \
  95. | 0xF ) /* 0x0004ff0f */
  96. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
  97. /* drivers/mtd/nand/nand.c */
  98. #ifdef CONFIG_NAND_SPL
  99. #define CONFIG_SYS_NAND_BASE 0xFFF00000
  100. #else
  101. #define CONFIG_SYS_NAND_BASE 0xE2800000
  102. #endif
  103. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  104. #define NAND_MAX_CHIPS 1
  105. #define CONFIG_MTD_NAND_VERIFY_WRITE
  106. #define CONFIG_CMD_NAND 1
  107. #define CONFIG_NAND_FSL_ELBC 1
  108. #define CONFIG_SYS_64BIT_VSPRINTF /* needed for nand_util.c */
  109. #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
  110. #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
  111. #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
  112. #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
  113. #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
  114. #define CONFIG_SYS_NAND_BR_PRELIM ( CONFIG_SYS_NAND_BASE \
  115. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  116. | BR_PS_8 /* Port Size = 8 bit */ \
  117. | BR_MS_FCM /* MSEL = FCM */ \
  118. | BR_V ) /* valid */
  119. #ifdef CONFIG_NAND_SP
  120. #define CONFIG_SYS_NAND_OR_PRELIM ( 0xFFFF8000 /* length 32K */ \
  121. | OR_FCM_CSCT \
  122. | OR_FCM_CST \
  123. | OR_FCM_CHT \
  124. | OR_FCM_SCY_1 \
  125. | OR_FCM_TRLX \
  126. | OR_FCM_EHTR )
  127. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000000E /* 32KB */
  128. #define CONFIG_SYS_NAND_PAGE_SIZE (512) /* NAND chip page size */
  129. #define CONFIG_SYS_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
  130. #define NAND_CACHE_PAGES 32
  131. #elif defined(CONFIG_NAND_LP)
  132. #define CONFIG_SYS_NAND_OR_PRELIM ( 0xFFFC0000 /* length 256K */ \
  133. | OR_FCM_PGS \
  134. | OR_FCM_CSCT \
  135. | OR_FCM_CST \
  136. | OR_FCM_CHT \
  137. | OR_FCM_SCY_1 \
  138. | OR_FCM_TRLX \
  139. | OR_FCM_EHTR )
  140. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000011 /* 256KB */
  141. #define CONFIG_SYS_NAND_PAGE_SIZE (2048) /* NAND chip page size */
  142. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
  143. #define NAND_CACHE_PAGES 64
  144. #else
  145. #error Page size of NAND not defined.
  146. #endif /* CONFIG_NAND_SP */
  147. #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SYS_NAND_BLOCK_SIZE
  148. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
  149. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
  150. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_NAND_BASE
  151. #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR0_PRELIM
  152. #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR0_PRELIM
  153. /*
  154. * JFFS2 configuration
  155. */
  156. #define CONFIG_JFFS2_NAND
  157. #define CONFIG_JFFS2_DEV "nand0"
  158. /* mtdparts command line support */
  159. #define CONFIG_CMD_MTDPARTS
  160. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  161. #define MTDIDS_DEFAULT "nand0=nand0"
  162. #define MTDPARTS_DEFAULT "mtdparts=nand0:2M(u-boot),6M(kernel),-(jffs2)"
  163. /* pass open firmware flat tree */
  164. #define CONFIG_OF_LIBFDT 1
  165. #define CONFIG_OF_BOARD_SETUP 1
  166. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  167. /*
  168. * Serial Port
  169. */
  170. #define CONFIG_CONS_INDEX 1
  171. #define CONFIG_SYS_NS16550
  172. #define CONFIG_SYS_NS16550_SERIAL
  173. #define CONFIG_SYS_NS16550_REG_SIZE 1
  174. #ifdef CONFIG_NAND_SPL
  175. #define CONFIG_NS16550_MIN_FUNCTIONS
  176. #endif
  177. #define CONFIG_SYS_BAUDRATE_TABLE \
  178. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  179. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  180. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  181. /* Use the HUSH parser */
  182. #define CONFIG_SYS_HUSH_PARSER
  183. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  184. /* I2C */
  185. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  186. #define CONFIG_FSL_I2C
  187. #define CONFIG_I2C_MULTI_BUS
  188. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  189. #define CONFIG_SYS_I2C_SLAVE 0x7F
  190. #define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
  191. #define CONFIG_SYS_I2C_OFFSET 0x3000
  192. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  193. /*
  194. * General PCI
  195. * Addresses are mapped 1-1.
  196. */
  197. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  198. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  199. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  200. #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
  201. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  202. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  203. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  204. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  205. #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
  206. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  207. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  208. /*
  209. * TSEC
  210. */
  211. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  212. #define CONFIG_NET_MULTI
  213. #define CONFIG_GMII /* MII PHY management */
  214. #ifdef CONFIG_TSEC1
  215. #define CONFIG_HAS_ETH0
  216. #define CONFIG_TSEC1_NAME "TSEC0"
  217. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  218. #define TSEC1_PHY_ADDR 0x0
  219. #define TSEC1_FLAGS TSEC_GIGABIT
  220. #define TSEC1_PHYIDX 0
  221. #endif
  222. #ifdef CONFIG_TSEC2
  223. #define CONFIG_HAS_ETH1
  224. #define CONFIG_TSEC2_NAME "TSEC1"
  225. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  226. #define TSEC2_PHY_ADDR 4
  227. #define TSEC2_FLAGS TSEC_GIGABIT
  228. #define TSEC2_PHYIDX 0
  229. #endif
  230. /* Options are: TSEC[0-1] */
  231. #define CONFIG_ETHPRIME "TSEC1"
  232. /*
  233. * Configure on-board RTC
  234. */
  235. #define CONFIG_RTC_DS1337
  236. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  237. /*
  238. * Environment
  239. */
  240. #if defined(CONFIG_NAND_U_BOOT)
  241. #define CONFIG_ENV_IS_IN_NAND 1
  242. #define CONFIG_ENV_OFFSET (768 * 1024)
  243. #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  244. #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
  245. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  246. #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
  247. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
  248. #elif !defined(CONFIG_SYS_RAMBOOT)
  249. #define CONFIG_ENV_IS_IN_FLASH 1
  250. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  251. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  252. #define CONFIG_ENV_SIZE 0x2000
  253. /* Address and size of Redundant Environment Sector */
  254. #else
  255. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  256. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  257. #define CONFIG_ENV_SIZE 0x2000
  258. #endif
  259. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  260. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  261. /*
  262. * BOOTP options
  263. */
  264. #define CONFIG_BOOTP_BOOTFILESIZE
  265. #define CONFIG_BOOTP_BOOTPATH
  266. #define CONFIG_BOOTP_GATEWAY
  267. #define CONFIG_BOOTP_HOSTNAME
  268. /*
  269. * Command line configuration.
  270. */
  271. #include <config_cmd_default.h>
  272. #undef CONFIG_CMD_IMLS
  273. #undef CONFIG_CMD_FLASH
  274. #define CONFIG_CMD_PING
  275. #define CONFIG_CMD_DHCP
  276. #define CONFIG_CMD_I2C
  277. #define CONFIG_CMD_MII
  278. #define CONFIG_CMD_DATE
  279. #define CONFIG_CMD_PCI
  280. #define CONFIG_CMD_JFFS2
  281. #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND_U_BOOT)
  282. #undef CONFIG_CMD_SAVEENV
  283. #undef CONFIG_CMD_LOADS
  284. #endif
  285. #define CONFIG_CMDLINE_EDITING 1
  286. /*
  287. * Miscellaneous configurable options
  288. */
  289. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  290. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  291. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  292. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  293. #define CONFIG_SYS_PBSIZE ( CONFIG_SYS_CBSIZE \
  294. + sizeof(CONFIG_SYS_PROMPT) \
  295. + 16 ) /* Print Buffer Size */
  296. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  297. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  298. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  299. /*
  300. * For booting Linux, the board info and command line data
  301. * have to be in the first 8 MB of memory, since this is
  302. * the maximum mapped by the Linux kernel during initialization.
  303. */
  304. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  305. #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  306. #define CONFIG_SYS_HRCW_LOW ( HRCWL_LCL_BUS_TO_SCB_CLK_1X1 \
  307. | 0x20000000 /* reserved */ \
  308. | HRCWL_DDR_TO_SCB_CLK_2X1 \
  309. | HRCWL_CSB_TO_CLKIN_4X1 \
  310. | HRCWL_CORE_TO_CSB_2_5X1 )
  311. #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 4)
  312. #define CONFIG_SYS_HRCW_HIGH_BASE ( HRCWH_PCI_HOST \
  313. | HRCWH_PCI1_ARBITER_ENABLE \
  314. | HRCWH_CORE_ENABLE \
  315. | HRCWH_BOOTSEQ_DISABLE \
  316. | HRCWH_SW_WATCHDOG_DISABLE \
  317. | HRCWH_TSEC1M_IN_RGMII \
  318. | HRCWH_TSEC2M_IN_RGMII \
  319. | HRCWH_BIG_ENDIAN \
  320. | HRCWH_LALE_NORMAL )
  321. #ifdef CONFIG_NAND_LP
  322. #define CONFIG_SYS_HRCW_HIGH ( CONFIG_SYS_HRCW_HIGH_BASE \
  323. | HRCWH_FROM_0XFFF00100 \
  324. | HRCWH_ROM_LOC_NAND_LP_8BIT \
  325. | HRCWH_RL_EXT_NAND)
  326. #else
  327. #define CONFIG_SYS_HRCW_HIGH ( CONFIG_SYS_HRCW_HIGH_BASE \
  328. | HRCWH_FROM_0XFFF00100 \
  329. | HRCWH_ROM_LOC_NAND_SP_8BIT \
  330. | HRCWH_RL_EXT_NAND )
  331. #endif
  332. /* System IO Config */
  333. #define CONFIG_SYS_SICRH ( SICRH_ETSEC2_B \
  334. | SICRH_ETSEC2_C \
  335. | SICRH_ETSEC2_D \
  336. | SICRH_ETSEC2_E \
  337. | SICRH_ETSEC2_F \
  338. | SICRH_ETSEC2_G \
  339. | SICRH_TSOBI1 \
  340. | SICRH_TSOBI2 )
  341. #define CONFIG_SYS_SICRL (SICRL_USBDR \
  342. | SICRL_ETSEC2_A )
  343. #define CONFIG_SYS_HID0_INIT 0x000000000
  344. #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
  345. | HID0_ENABLE_DYNAMIC_POWER_MANAGMENT )
  346. #define CONFIG_SYS_HID2 HID2_HBE
  347. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  348. /* DDR @ 0x00000000 */
  349. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10)
  350. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  351. #define CONFIG_SYS_IBAT1L ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | BATL_PP_10)
  352. #define CONFIG_SYS_IBAT1U ((CONFIG_SYS_SDRAM_BASE + 0x10000000) | BATU_BL_256M | BATU_VS | BATU_VP)
  353. /* PCI @ 0x80000000 */
  354. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10)
  355. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  356. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  357. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  358. /* PCI2 not supported on 8313 */
  359. #define CONFIG_SYS_IBAT4L (0)
  360. #define CONFIG_SYS_IBAT4U (0)
  361. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
  362. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  363. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  364. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  365. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_GUARDEDSTORAGE)
  366. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  367. #define CONFIG_SYS_IBAT7L (0)
  368. #define CONFIG_SYS_IBAT7U (0)
  369. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  370. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  371. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  372. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  373. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  374. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  375. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  376. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  377. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  378. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  379. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  380. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  381. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  382. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  383. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  384. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  385. /*
  386. * Internal Definitions
  387. *
  388. * Boot Flags
  389. */
  390. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  391. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  392. /*
  393. * Environment Configuration
  394. */
  395. #define CONFIG_ENV_OVERWRITE
  396. #define CONFIG_NETDEV eth1
  397. #define CONFIG_HOSTNAME simpc8313
  398. #define CONFIG_ROOTPATH /tftpboot/
  399. #define CONFIG_BOOTFILE /tftpboot/uImage
  400. #define CONFIG_UBOOTPATH u-boot-nand.bin /* U-Boot image on TFTP server */
  401. #define CONFIG_FDTFILE simpc8313.dtb
  402. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  403. #define CONFIG_BOOTDELAY 5 /* 5 second delay */
  404. #define CONFIG_BAUDRATE 115200
  405. #define CONFIG_BOOTCOMMAND "nand read $loadaddr kernel 600000;bootm $loadaddr - $fdtaddr"
  406. #define XMK_STR(x) #x
  407. #define MK_STR(x) XMK_STR(x)
  408. #define CONFIG_EXTRA_ENV_SETTINGS \
  409. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  410. "ethprime=TSEC1\0" \
  411. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  412. "tftpflash=tftpboot $loadaddr $uboot; " \
  413. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  414. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  415. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  416. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  417. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  418. "fdtaddr=ae0000\0" \
  419. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0" \
  420. "console=ttyS0\0" \
  421. "setbootargs=setenv bootargs " \
  422. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  423. "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
  424. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  425. "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
  426. "load_uboot=tftp 100000 u-boot-nand.bin\0" \
  427. "burn_uboot=nand erase u-boot 80000; " \
  428. "nand write 100000 u-boot $filesize\0" \
  429. "update_uboot=run load_uboot;run burn_uboot\0" \
  430. "mtdids=nand0=nand0\0" \
  431. "mtdparts=mtdparts=nand0:2M(u-boot),6M(kernel),-(jffs2)\0" \
  432. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  433. "nfsroot=${serverip}:${rootpath}\0" \
  434. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  435. "addip=setenv bootargs ${bootargs} " \
  436. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  437. ":${hostname}:${netdev}:off panic=1\0" \
  438. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
  439. "bootargs=root=/dev/mtdblock2 rootfstype=jffs2 rw " \
  440. "console=ttyS0,115200\0" \
  441. ""
  442. #define CONFIG_NFSBOOTCOMMAND \
  443. "setenv rootdev /dev/nfs;" \
  444. "run setbootargs;" \
  445. "run setipargs;" \
  446. "tftp $loadaddr $bootfile;" \
  447. "tftp $fdtaddr $fdtfile;" \
  448. "bootm $loadaddr - $fdtaddr"
  449. #define CONFIG_RAMBOOTCOMMAND \
  450. "setenv rootdev /dev/ram;" \
  451. "run setbootargs;" \
  452. "tftp $ramdiskaddr $ramdiskfile;" \
  453. "tftp $loadaddr $bootfile;" \
  454. "tftp $fdtaddr $fdtfile;" \
  455. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  456. #undef MK_STR
  457. #undef XMK_STR
  458. #endif /* __CONFIG_H */