e1000.h 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583
  1. /*******************************************************************************
  2. Copyright(c) 1999 - 2002 Intel Corporation. All rights reserved.
  3. This program is free software; you can redistribute it and/or modify it
  4. under the terms of the GNU General Public License as published by the Free
  5. Software Foundation; either version 2 of the License, or (at your option)
  6. any later version.
  7. This program is distributed in the hope that it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc., 59
  13. Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  14. The full GNU General Public License is included in this distribution in the
  15. file called LICENSE.
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. /* e1000_hw.h
  21. * Structures, enums, and macros for the MAC
  22. */
  23. #ifndef _E1000_HW_H_
  24. #define _E1000_HW_H_
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <net.h>
  28. #include <netdev.h>
  29. #include <asm/io.h>
  30. #include <pci.h>
  31. #define E1000_ERR(args...) printf("e1000: " args)
  32. #ifdef E1000_DEBUG
  33. #define E1000_DBG(args...) printf("e1000: " args)
  34. #define DEBUGOUT(fmt,args...) printf(fmt ,##args)
  35. #define DEBUGFUNC() printf("%s\n", __FUNCTION__);
  36. #else
  37. #define E1000_DBG(args...)
  38. #define DEBUGFUNC()
  39. #define DEBUGOUT(fmt,args...)
  40. #endif
  41. /* Forward declarations of structures used by the shared code */
  42. struct e1000_hw;
  43. struct e1000_hw_stats;
  44. typedef enum {
  45. FALSE = 0,
  46. TRUE = 1
  47. } boolean_t;
  48. /* Enumerated types specific to the e1000 hardware */
  49. /* Media Access Controlers */
  50. typedef enum {
  51. e1000_undefined = 0,
  52. e1000_82542_rev2_0,
  53. e1000_82542_rev2_1,
  54. e1000_82543,
  55. e1000_82544,
  56. e1000_82540,
  57. e1000_82545,
  58. e1000_82545_rev_3,
  59. e1000_82546,
  60. e1000_82546_rev_3,
  61. e1000_82541,
  62. e1000_82541_rev_2,
  63. e1000_82547,
  64. e1000_82547_rev_2,
  65. e1000_82571,
  66. e1000_82572,
  67. e1000_82573,
  68. e1000_80003es2lan,
  69. e1000_ich8lan,
  70. e1000_num_macs
  71. } e1000_mac_type;
  72. /* Media Types */
  73. typedef enum {
  74. e1000_media_type_copper = 0,
  75. e1000_media_type_fiber = 1,
  76. e1000_media_type_internal_serdes = 2,
  77. e1000_num_media_types
  78. } e1000_media_type;
  79. typedef enum {
  80. e1000_eeprom_uninitialized = 0,
  81. e1000_eeprom_spi,
  82. e1000_eeprom_microwire,
  83. e1000_eeprom_flash,
  84. e1000_eeprom_ich8,
  85. e1000_eeprom_none, /* No NVM support */
  86. e1000_num_eeprom_types
  87. } e1000_eeprom_type;
  88. typedef enum {
  89. e1000_10_half = 0,
  90. e1000_10_full = 1,
  91. e1000_100_half = 2,
  92. e1000_100_full = 3
  93. } e1000_speed_duplex_type;
  94. typedef enum {
  95. e1000_lan_a = 0,
  96. e1000_lan_b = 1
  97. } e1000_lan_loc;
  98. /* Flow Control Settings */
  99. typedef enum {
  100. e1000_fc_none = 0,
  101. e1000_fc_rx_pause = 1,
  102. e1000_fc_tx_pause = 2,
  103. e1000_fc_full = 3,
  104. e1000_fc_default = 0xFF
  105. } e1000_fc_type;
  106. /* PCI bus types */
  107. typedef enum {
  108. e1000_bus_type_unknown = 0,
  109. e1000_bus_type_pci,
  110. e1000_bus_type_pcix,
  111. e1000_bus_type_pci_express,
  112. e1000_bus_type_reserved
  113. } e1000_bus_type;
  114. /* PCI bus speeds */
  115. typedef enum {
  116. e1000_bus_speed_unknown = 0,
  117. e1000_bus_speed_33,
  118. e1000_bus_speed_66,
  119. e1000_bus_speed_100,
  120. e1000_bus_speed_133,
  121. e1000_bus_speed_reserved
  122. } e1000_bus_speed;
  123. /* PCI bus widths */
  124. typedef enum {
  125. e1000_bus_width_unknown = 0,
  126. e1000_bus_width_32,
  127. e1000_bus_width_64
  128. } e1000_bus_width;
  129. /* PHY status info structure and supporting enums */
  130. typedef enum {
  131. e1000_cable_length_50 = 0,
  132. e1000_cable_length_50_80,
  133. e1000_cable_length_80_110,
  134. e1000_cable_length_110_140,
  135. e1000_cable_length_140,
  136. e1000_cable_length_undefined = 0xFF
  137. } e1000_cable_length;
  138. typedef enum {
  139. e1000_10bt_ext_dist_enable_normal = 0,
  140. e1000_10bt_ext_dist_enable_lower,
  141. e1000_10bt_ext_dist_enable_undefined = 0xFF
  142. } e1000_10bt_ext_dist_enable;
  143. typedef enum {
  144. e1000_rev_polarity_normal = 0,
  145. e1000_rev_polarity_reversed,
  146. e1000_rev_polarity_undefined = 0xFF
  147. } e1000_rev_polarity;
  148. typedef enum {
  149. e1000_polarity_reversal_enabled = 0,
  150. e1000_polarity_reversal_disabled,
  151. e1000_polarity_reversal_undefined = 0xFF
  152. } e1000_polarity_reversal;
  153. typedef enum {
  154. e1000_auto_x_mode_manual_mdi = 0,
  155. e1000_auto_x_mode_manual_mdix,
  156. e1000_auto_x_mode_auto1,
  157. e1000_auto_x_mode_auto2,
  158. e1000_auto_x_mode_undefined = 0xFF
  159. } e1000_auto_x_mode;
  160. typedef enum {
  161. e1000_1000t_rx_status_not_ok = 0,
  162. e1000_1000t_rx_status_ok,
  163. e1000_1000t_rx_status_undefined = 0xFF
  164. } e1000_1000t_rx_status;
  165. typedef enum {
  166. e1000_phy_m88 = 0,
  167. e1000_phy_igp,
  168. e1000_phy_igp_2,
  169. e1000_phy_gg82563,
  170. e1000_phy_igp_3,
  171. e1000_phy_ife,
  172. e1000_phy_undefined = 0xFF
  173. } e1000_phy_type;
  174. struct e1000_phy_info {
  175. e1000_cable_length cable_length;
  176. e1000_10bt_ext_dist_enable extended_10bt_distance;
  177. e1000_rev_polarity cable_polarity;
  178. e1000_polarity_reversal polarity_correction;
  179. e1000_auto_x_mode mdix_mode;
  180. e1000_1000t_rx_status local_rx;
  181. e1000_1000t_rx_status remote_rx;
  182. };
  183. struct e1000_phy_stats {
  184. uint32_t idle_errors;
  185. uint32_t receive_errors;
  186. };
  187. /* Error Codes */
  188. #define E1000_SUCCESS 0
  189. #define E1000_ERR_EEPROM 1
  190. #define E1000_ERR_PHY 2
  191. #define E1000_ERR_CONFIG 3
  192. #define E1000_ERR_PARAM 4
  193. #define E1000_ERR_MAC_TYPE 5
  194. #define E1000_ERR_PHY_TYPE 6
  195. #define E1000_ERR_NOLINK 7
  196. #define E1000_ERR_TIMEOUT 8
  197. #define E1000_ERR_RESET 9
  198. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  199. #define E1000_ERR_HOST_INTERFACE_COMMAND 11
  200. #define E1000_BLK_PHY_RESET 12
  201. #define E1000_ERR_SWFW_SYNC 13
  202. /* PCI Device IDs */
  203. #define E1000_DEV_ID_82542 0x1000
  204. #define E1000_DEV_ID_82543GC_FIBER 0x1001
  205. #define E1000_DEV_ID_82543GC_COPPER 0x1004
  206. #define E1000_DEV_ID_82544EI_COPPER 0x1008
  207. #define E1000_DEV_ID_82544EI_FIBER 0x1009
  208. #define E1000_DEV_ID_82544GC_COPPER 0x100C
  209. #define E1000_DEV_ID_82544GC_LOM 0x100D
  210. #define E1000_DEV_ID_82540EM 0x100E
  211. #define E1000_DEV_ID_82540EM_LOM 0x1015
  212. #define E1000_DEV_ID_82540EP_LOM 0x1016
  213. #define E1000_DEV_ID_82540EP 0x1017
  214. #define E1000_DEV_ID_82540EP_LP 0x101E
  215. #define E1000_DEV_ID_82545EM_COPPER 0x100F
  216. #define E1000_DEV_ID_82545EM_FIBER 0x1011
  217. #define E1000_DEV_ID_82545GM_COPPER 0x1026
  218. #define E1000_DEV_ID_82545GM_FIBER 0x1027
  219. #define E1000_DEV_ID_82545GM_SERDES 0x1028
  220. #define E1000_DEV_ID_82546EB_COPPER 0x1010
  221. #define E1000_DEV_ID_82546EB_FIBER 0x1012
  222. #define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
  223. #define E1000_DEV_ID_82541EI 0x1013
  224. #define E1000_DEV_ID_82541EI_MOBILE 0x1018
  225. #define E1000_DEV_ID_82541ER_LOM 0x1014
  226. #define E1000_DEV_ID_82541ER 0x1078
  227. #define E1000_DEV_ID_82547GI 0x1075
  228. #define E1000_DEV_ID_82541GI 0x1076
  229. #define E1000_DEV_ID_82541GI_MOBILE 0x1077
  230. #define E1000_DEV_ID_82541GI_LF 0x107C
  231. #define E1000_DEV_ID_82546GB_COPPER 0x1079
  232. #define E1000_DEV_ID_82546GB_FIBER 0x107A
  233. #define E1000_DEV_ID_82546GB_SERDES 0x107B
  234. #define E1000_DEV_ID_82546GB_PCIE 0x108A
  235. #define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
  236. #define E1000_DEV_ID_82547EI 0x1019
  237. #define E1000_DEV_ID_82547EI_MOBILE 0x101A
  238. #define E1000_DEV_ID_82571EB_COPPER 0x105E
  239. #define E1000_DEV_ID_82571EB_FIBER 0x105F
  240. #define E1000_DEV_ID_82571EB_SERDES 0x1060
  241. #define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
  242. #define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
  243. #define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
  244. #define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE 0x10BC
  245. #define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
  246. #define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
  247. #define E1000_DEV_ID_82572EI_COPPER 0x107D
  248. #define E1000_DEV_ID_82572EI_FIBER 0x107E
  249. #define E1000_DEV_ID_82572EI_SERDES 0x107F
  250. #define E1000_DEV_ID_82572EI 0x10B9
  251. #define E1000_DEV_ID_82573E 0x108B
  252. #define E1000_DEV_ID_82573E_IAMT 0x108C
  253. #define E1000_DEV_ID_82573L 0x109A
  254. #define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
  255. #define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
  256. #define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
  257. #define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
  258. #define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
  259. #define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
  260. #define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
  261. #define E1000_DEV_ID_ICH8_IGP_C 0x104B
  262. #define E1000_DEV_ID_ICH8_IFE 0x104C
  263. #define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
  264. #define E1000_DEV_ID_ICH8_IFE_G 0x10C5
  265. #define E1000_DEV_ID_ICH8_IGP_M 0x104D
  266. #define IGP03E1000_E_PHY_ID 0x02A80390
  267. #define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */
  268. #define IFE_PLUS_E_PHY_ID 0x02A80320
  269. #define IFE_C_E_PHY_ID 0x02A80310
  270. #define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status,
  271. Control and Address */
  272. #define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special
  273. control register */
  274. #define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive False
  275. Carrier Counter */
  276. #define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnet
  277. Counter */
  278. #define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error
  279. Frame Counter */
  280. #define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error
  281. Counter */
  282. #define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive
  283. Premature End Of Frame
  284. Error Counter */
  285. #define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of
  286. Frame Error Counter */
  287. #define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber
  288. Detect Counter */
  289. #define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and
  290. Status */
  291. #define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and
  292. LED configuration */
  293. #define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */
  294. #define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control
  295. (HWI) */
  296. #define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Defaut 1 = Disable auto
  297. reduced power down */
  298. #define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power
  299. state of 100BASE-TX */
  300. #define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power
  301. state of 10BASE-T */
  302. #define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T
  303. polarity */
  304. #define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY
  305. address */
  306. #define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed
  307. result 1=100Mbs, 0=10Mbs */
  308. #define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation
  309. duplex result 1=Full, 0=Half */
  310. #define IFE_PESC_POLARITY_REVERSED_SHIFT 8
  311. #define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dyanmic Power Down
  312. disabled */
  313. #define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity,
  314. 0=Normal */
  315. #define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity
  316. Disabled, 0=Enabled */
  317. #define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled,
  318. 0=Normal Jabber Operation */
  319. #define IFE_PSC_FORCE_POLARITY_SHIFT 5
  320. #define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4
  321. #define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X
  322. feature, default 0=disabled */
  323. #define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X,
  324. 0=force MDI */
  325. #define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */
  326. #define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm
  327. is completed */
  328. #define IFE_PMC_MDIX_MODE_SHIFT 6
  329. #define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */
  330. #define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI
  331. feature */
  332. #define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed,
  333. 0=failed */
  334. #define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses
  335. on the wire */
  336. #define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */
  337. #define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */
  338. #define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication
  339. type of problem on the line */
  340. #define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to
  341. the cable problem, in 80cm granularity */
  342. #define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */
  343. #define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */
  344. #define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2
  345. off */
  346. #define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */
  347. #define NUM_DEV_IDS 16
  348. #define NODE_ADDRESS_SIZE 6
  349. #define ETH_LENGTH_OF_ADDRESS 6
  350. /* MAC decode size is 128K - This is the size of BAR0 */
  351. #define MAC_DECODE_SIZE (128 * 1024)
  352. #define E1000_82542_2_0_REV_ID 2
  353. #define E1000_82542_2_1_REV_ID 3
  354. #define E1000_REVISION_0 0
  355. #define E1000_REVISION_1 1
  356. #define E1000_REVISION_2 2
  357. #define E1000_REVISION_3 3
  358. #define SPEED_10 10
  359. #define SPEED_100 100
  360. #define SPEED_1000 1000
  361. #define HALF_DUPLEX 1
  362. #define FULL_DUPLEX 2
  363. /* The sizes (in bytes) of a ethernet packet */
  364. #define ENET_HEADER_SIZE 14
  365. #define MAXIMUM_ETHERNET_FRAME_SIZE 1518 /* With FCS */
  366. #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */
  367. #define ETHERNET_FCS_SIZE 4
  368. #define MAXIMUM_ETHERNET_PACKET_SIZE \
  369. (MAXIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  370. #define MINIMUM_ETHERNET_PACKET_SIZE \
  371. (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE)
  372. #define CRC_LENGTH ETHERNET_FCS_SIZE
  373. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  374. /* 802.1q VLAN Packet Sizes */
  375. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */
  376. /* Ethertype field values */
  377. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  378. #define ETHERNET_IP_TYPE 0x0800 /* IP packets */
  379. #define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */
  380. /* Packet Header defines */
  381. #define IP_PROTOCOL_TCP 6
  382. #define IP_PROTOCOL_UDP 0x11
  383. /* This defines the bits that are set in the Interrupt Mask
  384. * Set/Read Register. Each bit is documented below:
  385. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  386. * o RXSEQ = Receive Sequence Error
  387. */
  388. #define POLL_IMS_ENABLE_MASK ( \
  389. E1000_IMS_RXDMT0 | \
  390. E1000_IMS_RXSEQ)
  391. /* This defines the bits that are set in the Interrupt Mask
  392. * Set/Read Register. Each bit is documented below:
  393. * o RXT0 = Receiver Timer Interrupt (ring 0)
  394. * o TXDW = Transmit Descriptor Written Back
  395. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  396. * o RXSEQ = Receive Sequence Error
  397. * o LSC = Link Status Change
  398. */
  399. #define IMS_ENABLE_MASK ( \
  400. E1000_IMS_RXT0 | \
  401. E1000_IMS_TXDW | \
  402. E1000_IMS_RXDMT0 | \
  403. E1000_IMS_RXSEQ | \
  404. E1000_IMS_LSC)
  405. /* The number of high/low register pairs in the RAR. The RAR (Receive Address
  406. * Registers) holds the directed and multicast addresses that we monitor. We
  407. * reserve one of these spots for our directed address, allowing us room for
  408. * E1000_RAR_ENTRIES - 1 multicast addresses.
  409. */
  410. #define E1000_RAR_ENTRIES 16
  411. #define MIN_NUMBER_OF_DESCRIPTORS 8
  412. #define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8
  413. /* Receive Descriptor */
  414. struct e1000_rx_desc {
  415. uint64_t buffer_addr; /* Address of the descriptor's data buffer */
  416. uint16_t length; /* Length of data DMAed into data buffer */
  417. uint16_t csum; /* Packet checksum */
  418. uint8_t status; /* Descriptor status */
  419. uint8_t errors; /* Descriptor Errors */
  420. uint16_t special;
  421. };
  422. /* Receive Decriptor bit definitions */
  423. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  424. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  425. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  426. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  427. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  428. #define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
  429. #define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */
  430. #define E1000_RXD_ERR_CE 0x01 /* CRC Error */
  431. #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
  432. #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
  433. #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
  434. #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
  435. #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
  436. #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
  437. #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  438. #define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
  439. #define E1000_RXD_SPC_PRI_SHIFT 0x000D /* Priority is in upper 3 of 16 */
  440. #define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */
  441. #define E1000_RXD_SPC_CFI_SHIFT 0x000C /* CFI is bit 12 */
  442. /* mask to determine if packets should be dropped due to frame errors */
  443. #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
  444. E1000_RXD_ERR_CE | \
  445. E1000_RXD_ERR_SE | \
  446. E1000_RXD_ERR_SEQ | \
  447. E1000_RXD_ERR_CXE | \
  448. E1000_RXD_ERR_RXE)
  449. /* Transmit Descriptor */
  450. struct e1000_tx_desc {
  451. uint64_t buffer_addr; /* Address of the descriptor's data buffer */
  452. union {
  453. uint32_t data;
  454. struct {
  455. uint16_t length; /* Data buffer length */
  456. uint8_t cso; /* Checksum offset */
  457. uint8_t cmd; /* Descriptor control */
  458. } flags;
  459. } lower;
  460. union {
  461. uint32_t data;
  462. struct {
  463. uint8_t status; /* Descriptor status */
  464. uint8_t css; /* Checksum start */
  465. uint16_t special;
  466. } fields;
  467. } upper;
  468. };
  469. /* Transmit Descriptor bit definitions */
  470. #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
  471. #define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */
  472. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  473. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  474. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  475. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  476. #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
  477. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  478. #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
  479. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  480. #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
  481. #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
  482. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  483. #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
  484. #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
  485. #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
  486. #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
  487. #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
  488. #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
  489. #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
  490. /* Offload Context Descriptor */
  491. struct e1000_context_desc {
  492. union {
  493. uint32_t ip_config;
  494. struct {
  495. uint8_t ipcss; /* IP checksum start */
  496. uint8_t ipcso; /* IP checksum offset */
  497. uint16_t ipcse; /* IP checksum end */
  498. } ip_fields;
  499. } lower_setup;
  500. union {
  501. uint32_t tcp_config;
  502. struct {
  503. uint8_t tucss; /* TCP checksum start */
  504. uint8_t tucso; /* TCP checksum offset */
  505. uint16_t tucse; /* TCP checksum end */
  506. } tcp_fields;
  507. } upper_setup;
  508. uint32_t cmd_and_length; /* */
  509. union {
  510. uint32_t data;
  511. struct {
  512. uint8_t status; /* Descriptor status */
  513. uint8_t hdr_len; /* Header length */
  514. uint16_t mss; /* Maximum segment size */
  515. } fields;
  516. } tcp_seg_setup;
  517. };
  518. /* Offload data descriptor */
  519. struct e1000_data_desc {
  520. uint64_t buffer_addr; /* Address of the descriptor's buffer address */
  521. union {
  522. uint32_t data;
  523. struct {
  524. uint16_t length; /* Data buffer length */
  525. uint8_t typ_len_ext; /* */
  526. uint8_t cmd; /* */
  527. } flags;
  528. } lower;
  529. union {
  530. uint32_t data;
  531. struct {
  532. uint8_t status; /* Descriptor status */
  533. uint8_t popts; /* Packet Options */
  534. uint16_t special; /* */
  535. } fields;
  536. } upper;
  537. };
  538. /* Filters */
  539. #define E1000_NUM_UNICAST 16 /* Unicast filter entries */
  540. #define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */
  541. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  542. /* Receive Address Register */
  543. struct e1000_rar {
  544. volatile uint32_t low; /* receive address low */
  545. volatile uint32_t high; /* receive address high */
  546. };
  547. /* The number of entries in the Multicast Table Array (MTA). */
  548. #define E1000_NUM_MTA_REGISTERS 128
  549. /* IPv4 Address Table Entry */
  550. struct e1000_ipv4_at_entry {
  551. volatile uint32_t ipv4_addr; /* IP Address (RW) */
  552. volatile uint32_t reserved;
  553. };
  554. /* Four wakeup IP addresses are supported */
  555. #define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
  556. #define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
  557. #define E1000_IP6AT_SIZE 1
  558. /* IPv6 Address Table Entry */
  559. struct e1000_ipv6_at_entry {
  560. volatile uint8_t ipv6_addr[16];
  561. };
  562. /* Flexible Filter Length Table Entry */
  563. struct e1000_fflt_entry {
  564. volatile uint32_t length; /* Flexible Filter Length (RW) */
  565. volatile uint32_t reserved;
  566. };
  567. /* Flexible Filter Mask Table Entry */
  568. struct e1000_ffmt_entry {
  569. volatile uint32_t mask; /* Flexible Filter Mask (RW) */
  570. volatile uint32_t reserved;
  571. };
  572. /* Flexible Filter Value Table Entry */
  573. struct e1000_ffvt_entry {
  574. volatile uint32_t value; /* Flexible Filter Value (RW) */
  575. volatile uint32_t reserved;
  576. };
  577. /* Four Flexible Filters are supported */
  578. #define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
  579. /* Each Flexible Filter is at most 128 (0x80) bytes in length */
  580. #define E1000_FLEXIBLE_FILTER_SIZE_MAX 128
  581. #define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
  582. #define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  583. #define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
  584. /* Register Set. (82543, 82544)
  585. *
  586. * Registers are defined to be 32 bits and should be accessed as 32 bit values.
  587. * These registers are physically located on the NIC, but are mapped into the
  588. * host memory address space.
  589. *
  590. * RW - register is both readable and writable
  591. * RO - register is read only
  592. * WO - register is write only
  593. * R/clr - register is read only and is cleared when read
  594. * A - register array
  595. */
  596. #define E1000_CTRL 0x00000 /* Device Control - RW */
  597. #define E1000_STATUS 0x00008 /* Device Status - RO */
  598. #define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */
  599. #define E1000_EERD 0x00014 /* EEPROM Read - RW */
  600. #define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */
  601. #define E1000_MDIC 0x00020 /* MDI Control - RW */
  602. #define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */
  603. #define E1000_FCAH 0x0002C /* Flow Control Address High -RW */
  604. #define E1000_FCT 0x00030 /* Flow Control Type - RW */
  605. #define E1000_VET 0x00038 /* VLAN Ether Type - RW */
  606. #define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */
  607. #define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */
  608. #define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */
  609. #define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */
  610. #define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */
  611. #define E1000_RCTL 0x00100 /* RX Control - RW */
  612. #define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */
  613. #define E1000_TXCW 0x00178 /* TX Configuration Word - RW */
  614. #define E1000_RXCW 0x00180 /* RX Configuration Word - RO */
  615. #define E1000_TCTL 0x00400 /* TX Control - RW */
  616. #define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */
  617. #define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */
  618. #define E1000_TBT 0x00448 /* TX Burst Timer - RW */
  619. #define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */
  620. #define E1000_LEDCTL 0x00E00 /* LED Control - RW */
  621. #define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */
  622. #define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */
  623. #define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */
  624. #define FEXTNVM_SW_CONFIG 0x0001
  625. #define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */
  626. #define E1000_PBS 0x01008 /* Packet Buffer Size */
  627. #define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */
  628. #define E1000_FLASH_UPDATES 1000
  629. #define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */
  630. #define E1000_FLASHT 0x01028 /* FLASH Timer Register */
  631. #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
  632. #define E1000_FLSWCTL 0x01030 /* FLASH control register */
  633. #define E1000_FLSWDATA 0x01034 /* FLASH data register */
  634. #define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */
  635. #define E1000_FLOP 0x0103C /* FLASH Opcode Register */
  636. #define E1000_ERT 0x02008 /* Early Rx Threshold - RW */
  637. #define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */
  638. #define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */
  639. #define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */
  640. #define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */
  641. #define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */
  642. #define E1000_RDH 0x02810 /* RX Descriptor Head - RW */
  643. #define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */
  644. #define E1000_RDTR 0x02820 /* RX Delay Timer - RW */
  645. #define E1000_RXDCTL 0x02828 /* RX Descriptor Control - RW */
  646. #define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */
  647. #define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */
  648. #define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */
  649. #define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */
  650. #define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */
  651. #define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */
  652. #define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */
  653. #define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */
  654. #define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */
  655. #define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */
  656. #define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */
  657. #define E1000_TDH 0x03810 /* TX Descriptor Head - RW */
  658. #define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */
  659. #define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */
  660. #define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */
  661. #define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */
  662. #define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */
  663. #define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */
  664. #define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */
  665. #define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */
  666. #define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */
  667. #define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */
  668. #define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */
  669. #define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */
  670. #define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */
  671. #define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */
  672. #define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */
  673. #define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */
  674. #define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */
  675. #define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */
  676. #define E1000_SCC 0x04014 /* Single Collision Count - R/clr */
  677. #define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */
  678. #define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */
  679. #define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */
  680. #define E1000_COLC 0x04028 /* Collision Count - R/clr */
  681. #define E1000_DC 0x04030 /* Defer Count - R/clr */
  682. #define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */
  683. #define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */
  684. #define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */
  685. #define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */
  686. #define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */
  687. #define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */
  688. #define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */
  689. #define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */
  690. #define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */
  691. #define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */
  692. #define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */
  693. #define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */
  694. #define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */
  695. #define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */
  696. #define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */
  697. #define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */
  698. #define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */
  699. #define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */
  700. #define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */
  701. #define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */
  702. #define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */
  703. #define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */
  704. #define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */
  705. #define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */
  706. #define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */
  707. #define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */
  708. #define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */
  709. #define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */
  710. #define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */
  711. #define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */
  712. #define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */
  713. #define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */
  714. #define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */
  715. #define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */
  716. #define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */
  717. #define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */
  718. #define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */
  719. #define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */
  720. #define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */
  721. #define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */
  722. #define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */
  723. #define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */
  724. #define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */
  725. #define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */
  726. #define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */
  727. #define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */
  728. #define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */
  729. #define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */
  730. #define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */
  731. #define E1000_RA 0x05400 /* Receive Address - RW Array */
  732. #define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */
  733. #define E1000_WUC 0x05800 /* Wakeup Control - RW */
  734. #define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */
  735. #define E1000_WUS 0x05810 /* Wakeup Status - RO */
  736. #define E1000_MANC 0x05820 /* Management Control - RW */
  737. #define E1000_IPAV 0x05838 /* IP Address Valid - RW */
  738. #define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */
  739. #define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */
  740. #define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */
  741. #define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */
  742. #define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */
  743. #define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */
  744. #define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */
  745. /* Register Set (82542)
  746. *
  747. * Some of the 82542 registers are located at different offsets than they are
  748. * in more current versions of the 8254x. Despite the difference in location,
  749. * the registers function in the same manner.
  750. */
  751. #define E1000_82542_CTRL E1000_CTRL
  752. #define E1000_82542_STATUS E1000_STATUS
  753. #define E1000_82542_EECD E1000_EECD
  754. #define E1000_82542_EERD E1000_EERD
  755. #define E1000_82542_CTRL_EXT E1000_CTRL_EXT
  756. #define E1000_82542_MDIC E1000_MDIC
  757. #define E1000_82542_FCAL E1000_FCAL
  758. #define E1000_82542_FCAH E1000_FCAH
  759. #define E1000_82542_FCT E1000_FCT
  760. #define E1000_82542_VET E1000_VET
  761. #define E1000_82542_RA 0x00040
  762. #define E1000_82542_ICR E1000_ICR
  763. #define E1000_82542_ITR E1000_ITR
  764. #define E1000_82542_ICS E1000_ICS
  765. #define E1000_82542_IMS E1000_IMS
  766. #define E1000_82542_IMC E1000_IMC
  767. #define E1000_82542_RCTL E1000_RCTL
  768. #define E1000_82542_RDTR 0x00108
  769. #define E1000_82542_RDBAL 0x00110
  770. #define E1000_82542_RDBAH 0x00114
  771. #define E1000_82542_RDLEN 0x00118
  772. #define E1000_82542_RDH 0x00120
  773. #define E1000_82542_RDT 0x00128
  774. #define E1000_82542_FCRTH 0x00160
  775. #define E1000_82542_FCRTL 0x00168
  776. #define E1000_82542_FCTTV E1000_FCTTV
  777. #define E1000_82542_TXCW E1000_TXCW
  778. #define E1000_82542_RXCW E1000_RXCW
  779. #define E1000_82542_MTA 0x00200
  780. #define E1000_82542_TCTL E1000_TCTL
  781. #define E1000_82542_TIPG E1000_TIPG
  782. #define E1000_82542_TDBAL 0x00420
  783. #define E1000_82542_TDBAH 0x00424
  784. #define E1000_82542_TDLEN 0x00428
  785. #define E1000_82542_TDH 0x00430
  786. #define E1000_82542_TDT 0x00438
  787. #define E1000_82542_TIDV 0x00440
  788. #define E1000_82542_TBT E1000_TBT
  789. #define E1000_82542_AIT E1000_AIT
  790. #define E1000_82542_VFTA 0x00600
  791. #define E1000_82542_LEDCTL E1000_LEDCTL
  792. #define E1000_82542_PBA E1000_PBA
  793. #define E1000_82542_RXDCTL E1000_RXDCTL
  794. #define E1000_82542_RADV E1000_RADV
  795. #define E1000_82542_RSRPD E1000_RSRPD
  796. #define E1000_82542_TXDMAC E1000_TXDMAC
  797. #define E1000_82542_TXDCTL E1000_TXDCTL
  798. #define E1000_82542_TADV E1000_TADV
  799. #define E1000_82542_TSPMT E1000_TSPMT
  800. #define E1000_82542_CRCERRS E1000_CRCERRS
  801. #define E1000_82542_ALGNERRC E1000_ALGNERRC
  802. #define E1000_82542_SYMERRS E1000_SYMERRS
  803. #define E1000_82542_RXERRC E1000_RXERRC
  804. #define E1000_82542_MPC E1000_MPC
  805. #define E1000_82542_SCC E1000_SCC
  806. #define E1000_82542_ECOL E1000_ECOL
  807. #define E1000_82542_MCC E1000_MCC
  808. #define E1000_82542_LATECOL E1000_LATECOL
  809. #define E1000_82542_COLC E1000_COLC
  810. #define E1000_82542_DC E1000_DC
  811. #define E1000_82542_TNCRS E1000_TNCRS
  812. #define E1000_82542_SEC E1000_SEC
  813. #define E1000_82542_CEXTERR E1000_CEXTERR
  814. #define E1000_82542_RLEC E1000_RLEC
  815. #define E1000_82542_XONRXC E1000_XONRXC
  816. #define E1000_82542_XONTXC E1000_XONTXC
  817. #define E1000_82542_XOFFRXC E1000_XOFFRXC
  818. #define E1000_82542_XOFFTXC E1000_XOFFTXC
  819. #define E1000_82542_FCRUC E1000_FCRUC
  820. #define E1000_82542_PRC64 E1000_PRC64
  821. #define E1000_82542_PRC127 E1000_PRC127
  822. #define E1000_82542_PRC255 E1000_PRC255
  823. #define E1000_82542_PRC511 E1000_PRC511
  824. #define E1000_82542_PRC1023 E1000_PRC1023
  825. #define E1000_82542_PRC1522 E1000_PRC1522
  826. #define E1000_82542_GPRC E1000_GPRC
  827. #define E1000_82542_BPRC E1000_BPRC
  828. #define E1000_82542_MPRC E1000_MPRC
  829. #define E1000_82542_GPTC E1000_GPTC
  830. #define E1000_82542_GORCL E1000_GORCL
  831. #define E1000_82542_GORCH E1000_GORCH
  832. #define E1000_82542_GOTCL E1000_GOTCL
  833. #define E1000_82542_GOTCH E1000_GOTCH
  834. #define E1000_82542_RNBC E1000_RNBC
  835. #define E1000_82542_RUC E1000_RUC
  836. #define E1000_82542_RFC E1000_RFC
  837. #define E1000_82542_ROC E1000_ROC
  838. #define E1000_82542_RJC E1000_RJC
  839. #define E1000_82542_MGTPRC E1000_MGTPRC
  840. #define E1000_82542_MGTPDC E1000_MGTPDC
  841. #define E1000_82542_MGTPTC E1000_MGTPTC
  842. #define E1000_82542_TORL E1000_TORL
  843. #define E1000_82542_TORH E1000_TORH
  844. #define E1000_82542_TOTL E1000_TOTL
  845. #define E1000_82542_TOTH E1000_TOTH
  846. #define E1000_82542_TPR E1000_TPR
  847. #define E1000_82542_TPT E1000_TPT
  848. #define E1000_82542_PTC64 E1000_PTC64
  849. #define E1000_82542_PTC127 E1000_PTC127
  850. #define E1000_82542_PTC255 E1000_PTC255
  851. #define E1000_82542_PTC511 E1000_PTC511
  852. #define E1000_82542_PTC1023 E1000_PTC1023
  853. #define E1000_82542_PTC1522 E1000_PTC1522
  854. #define E1000_82542_MPTC E1000_MPTC
  855. #define E1000_82542_BPTC E1000_BPTC
  856. #define E1000_82542_TSCTC E1000_TSCTC
  857. #define E1000_82542_TSCTFC E1000_TSCTFC
  858. #define E1000_82542_RXCSUM E1000_RXCSUM
  859. #define E1000_82542_WUC E1000_WUC
  860. #define E1000_82542_WUFC E1000_WUFC
  861. #define E1000_82542_WUS E1000_WUS
  862. #define E1000_82542_MANC E1000_MANC
  863. #define E1000_82542_IPAV E1000_IPAV
  864. #define E1000_82542_IP4AT E1000_IP4AT
  865. #define E1000_82542_IP6AT E1000_IP6AT
  866. #define E1000_82542_WUPL E1000_WUPL
  867. #define E1000_82542_WUPM E1000_WUPM
  868. #define E1000_82542_FFLT E1000_FFLT
  869. #define E1000_82542_FFMT E1000_FFMT
  870. #define E1000_82542_FFVT E1000_FFVT
  871. /* Statistics counters collected by the MAC */
  872. struct e1000_hw_stats {
  873. uint64_t crcerrs;
  874. uint64_t algnerrc;
  875. uint64_t symerrs;
  876. uint64_t rxerrc;
  877. uint64_t mpc;
  878. uint64_t scc;
  879. uint64_t ecol;
  880. uint64_t mcc;
  881. uint64_t latecol;
  882. uint64_t colc;
  883. uint64_t dc;
  884. uint64_t tncrs;
  885. uint64_t sec;
  886. uint64_t cexterr;
  887. uint64_t rlec;
  888. uint64_t xonrxc;
  889. uint64_t xontxc;
  890. uint64_t xoffrxc;
  891. uint64_t xofftxc;
  892. uint64_t fcruc;
  893. uint64_t prc64;
  894. uint64_t prc127;
  895. uint64_t prc255;
  896. uint64_t prc511;
  897. uint64_t prc1023;
  898. uint64_t prc1522;
  899. uint64_t gprc;
  900. uint64_t bprc;
  901. uint64_t mprc;
  902. uint64_t gptc;
  903. uint64_t gorcl;
  904. uint64_t gorch;
  905. uint64_t gotcl;
  906. uint64_t gotch;
  907. uint64_t rnbc;
  908. uint64_t ruc;
  909. uint64_t rfc;
  910. uint64_t roc;
  911. uint64_t rjc;
  912. uint64_t mgprc;
  913. uint64_t mgpdc;
  914. uint64_t mgptc;
  915. uint64_t torl;
  916. uint64_t torh;
  917. uint64_t totl;
  918. uint64_t toth;
  919. uint64_t tpr;
  920. uint64_t tpt;
  921. uint64_t ptc64;
  922. uint64_t ptc127;
  923. uint64_t ptc255;
  924. uint64_t ptc511;
  925. uint64_t ptc1023;
  926. uint64_t ptc1522;
  927. uint64_t mptc;
  928. uint64_t bptc;
  929. uint64_t tsctc;
  930. uint64_t tsctfc;
  931. };
  932. struct e1000_eeprom_info {
  933. e1000_eeprom_type type;
  934. uint16_t word_size;
  935. uint16_t opcode_bits;
  936. uint16_t address_bits;
  937. uint16_t delay_usec;
  938. uint16_t page_size;
  939. boolean_t use_eerd;
  940. boolean_t use_eewr;
  941. };
  942. typedef enum {
  943. e1000_smart_speed_default = 0,
  944. e1000_smart_speed_on,
  945. e1000_smart_speed_off
  946. } e1000_smart_speed;
  947. typedef enum {
  948. e1000_dsp_config_disabled = 0,
  949. e1000_dsp_config_enabled,
  950. e1000_dsp_config_activated,
  951. e1000_dsp_config_undefined = 0xFF
  952. } e1000_dsp_config;
  953. typedef enum {
  954. e1000_ms_hw_default = 0,
  955. e1000_ms_force_master,
  956. e1000_ms_force_slave,
  957. e1000_ms_auto
  958. } e1000_ms_type;
  959. typedef enum {
  960. e1000_ffe_config_enabled = 0,
  961. e1000_ffe_config_active,
  962. e1000_ffe_config_blocked
  963. } e1000_ffe_config;
  964. /* Structure containing variables used by the shared code (e1000_hw.c) */
  965. struct e1000_hw {
  966. pci_dev_t pdev;
  967. uint8_t *hw_addr;
  968. e1000_mac_type mac_type;
  969. e1000_phy_type phy_type;
  970. uint32_t phy_init_script;
  971. uint32_t txd_cmd;
  972. e1000_media_type media_type;
  973. e1000_lan_loc lan_loc;
  974. e1000_fc_type fc;
  975. e1000_bus_type bus_type;
  976. #if 0
  977. e1000_bus_speed bus_speed;
  978. e1000_bus_width bus_width;
  979. uint32_t io_base;
  980. #endif
  981. uint32_t asf_firmware_present;
  982. uint32_t eeprom_semaphore_present;
  983. uint32_t swfw_sync_present;
  984. uint32_t swfwhw_semaphore_present;
  985. struct e1000_eeprom_info eeprom;
  986. e1000_ms_type master_slave;
  987. e1000_ms_type original_master_slave;
  988. e1000_ffe_config ffe_config_state;
  989. uint32_t phy_id;
  990. uint32_t phy_revision;
  991. uint32_t phy_addr;
  992. uint32_t original_fc;
  993. uint32_t txcw;
  994. uint32_t autoneg_failed;
  995. #if 0
  996. uint32_t max_frame_size;
  997. uint32_t min_frame_size;
  998. uint32_t mc_filter_type;
  999. uint32_t num_mc_addrs;
  1000. uint32_t collision_delta;
  1001. uint32_t tx_packet_delta;
  1002. uint32_t ledctl_default;
  1003. uint32_t ledctl_mode1;
  1004. uint32_t ledctl_mode2;
  1005. #endif
  1006. uint16_t autoneg_advertised;
  1007. uint16_t pci_cmd_word;
  1008. uint16_t fc_high_water;
  1009. uint16_t fc_low_water;
  1010. uint16_t fc_pause_time;
  1011. #if 0
  1012. uint16_t current_ifs_val;
  1013. uint16_t ifs_min_val;
  1014. uint16_t ifs_max_val;
  1015. uint16_t ifs_step_size;
  1016. uint16_t ifs_ratio;
  1017. #endif
  1018. uint16_t device_id;
  1019. uint16_t vendor_id;
  1020. uint16_t subsystem_id;
  1021. uint16_t subsystem_vendor_id;
  1022. uint8_t revision_id;
  1023. uint8_t autoneg;
  1024. uint8_t mdix;
  1025. uint8_t forced_speed_duplex;
  1026. uint8_t wait_autoneg_complete;
  1027. uint8_t dma_fairness;
  1028. #if 0
  1029. uint8_t perm_mac_addr[NODE_ADDRESS_SIZE];
  1030. #endif
  1031. boolean_t disable_polarity_correction;
  1032. boolean_t speed_downgraded;
  1033. boolean_t get_link_status;
  1034. boolean_t tbi_compatibility_en;
  1035. boolean_t tbi_compatibility_on;
  1036. boolean_t fc_strict_ieee;
  1037. boolean_t fc_send_xon;
  1038. boolean_t report_tx_early;
  1039. boolean_t phy_reset_disable;
  1040. boolean_t initialize_hw_bits_disable;
  1041. #if 0
  1042. boolean_t adaptive_ifs;
  1043. boolean_t ifs_params_forced;
  1044. boolean_t in_ifs_mode;
  1045. #endif
  1046. e1000_smart_speed smart_speed;
  1047. e1000_dsp_config dsp_config_state;
  1048. };
  1049. #define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */
  1050. #define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */
  1051. #define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM
  1052. read/write registers */
  1053. #define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  1054. #define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start
  1055. operation */
  1056. #define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  1057. #define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write
  1058. complete */
  1059. #define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */
  1060. #define EEPROM_RESERVED_WORD 0xFFFF
  1061. /* Register Bit Masks */
  1062. /* Device Control */
  1063. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  1064. #define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */
  1065. #define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */
  1066. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  1067. #define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */
  1068. #define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */
  1069. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  1070. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  1071. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  1072. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  1073. #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
  1074. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  1075. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  1076. #define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */
  1077. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  1078. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  1079. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  1080. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  1081. #define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */
  1082. #define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */
  1083. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  1084. #define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */
  1085. #define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */
  1086. #define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */
  1087. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  1088. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  1089. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  1090. #define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */
  1091. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  1092. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  1093. /* Device Status */
  1094. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  1095. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  1096. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  1097. #define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */
  1098. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  1099. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  1100. #define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */
  1101. #define E1000_STATUS_SPEED_MASK 0x000000C0
  1102. #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
  1103. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  1104. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  1105. #define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */
  1106. #define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */
  1107. #define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */
  1108. #define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */
  1109. #define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */
  1110. #define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */
  1111. /* Constants used to intrepret the masked PCI-X bus speed. */
  1112. #define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */
  1113. #define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */
  1114. #define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */
  1115. /* EEPROM/Flash Control */
  1116. #define E1000_EECD_SK 0x00000001 /* EEPROM Clock */
  1117. #define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */
  1118. #define E1000_EECD_DI 0x00000004 /* EEPROM Data In */
  1119. #define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */
  1120. #define E1000_EECD_FWE_MASK 0x00000030
  1121. #define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */
  1122. #define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */
  1123. #define E1000_EECD_FWE_SHIFT 4
  1124. #define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */
  1125. #define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */
  1126. #define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */
  1127. #define E1000_EECD_PRES 0x00000100 /* EEPROM Present */
  1128. #define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type
  1129. * (0-small, 1-large) */
  1130. #define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */
  1131. #ifndef E1000_EEPROM_GRANT_ATTEMPTS
  1132. #define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */
  1133. #endif
  1134. #define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */
  1135. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */
  1136. #define E1000_EECD_SIZE_EX_SHIFT 11
  1137. #define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */
  1138. #define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */
  1139. #define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */
  1140. #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
  1141. #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
  1142. #define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */
  1143. #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
  1144. #define E1000_EECD_SECVAL_SHIFT 22
  1145. #define E1000_STM_OPCODE 0xDB00
  1146. #define E1000_HICR_FW_RESET 0xC0
  1147. #define E1000_SHADOW_RAM_WORDS 2048
  1148. #define E1000_ICH_NVM_SIG_WORD 0x13
  1149. #define E1000_ICH_NVM_SIG_MASK 0xC0
  1150. /* EEPROM Read */
  1151. #define E1000_EERD_START 0x00000001 /* Start Read */
  1152. #define E1000_EERD_DONE 0x00000010 /* Read Done */
  1153. #define E1000_EERD_ADDR_SHIFT 8
  1154. #define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */
  1155. #define E1000_EERD_DATA_SHIFT 16
  1156. #define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */
  1157. /* EEPROM Commands - Microwire */
  1158. #define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */
  1159. #define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */
  1160. #define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */
  1161. #define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */
  1162. #define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erast/write disable */
  1163. /* EEPROM Commands - SPI */
  1164. #define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  1165. #define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */
  1166. #define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */
  1167. #define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  1168. #define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */
  1169. #define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */
  1170. #define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */
  1171. #define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */
  1172. #define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */
  1173. #define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */
  1174. #define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */
  1175. /* EEPROM Size definitions */
  1176. #define EEPROM_WORD_SIZE_SHIFT 6
  1177. #define EEPROM_SIZE_SHIFT 10
  1178. #define EEPROM_SIZE_MASK 0x1C00
  1179. /* EEPROM Word Offsets */
  1180. #define EEPROM_COMPAT 0x0003
  1181. #define EEPROM_ID_LED_SETTINGS 0x0004
  1182. #define EEPROM_VERSION 0x0005
  1183. #define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude
  1184. adjustment. */
  1185. #define EEPROM_PHY_CLASS_WORD 0x0007
  1186. #define EEPROM_INIT_CONTROL1_REG 0x000A
  1187. #define EEPROM_INIT_CONTROL2_REG 0x000F
  1188. #define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
  1189. #define EEPROM_INIT_CONTROL3_PORT_B 0x0014
  1190. #define EEPROM_INIT_3GIO_3 0x001A
  1191. #define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
  1192. #define EEPROM_INIT_CONTROL3_PORT_A 0x0024
  1193. #define EEPROM_CFG 0x0012
  1194. #define EEPROM_FLASH_VERSION 0x0032
  1195. #define EEPROM_CHECKSUM_REG 0x003F
  1196. #define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */
  1197. #define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */
  1198. /* Extended Device Control */
  1199. #define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */
  1200. #define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */
  1201. #define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
  1202. #define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */
  1203. #define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */
  1204. #define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable
  1205. Pin 4 */
  1206. #define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable
  1207. Pin 5 */
  1208. #define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA
  1209. #define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */
  1210. #define E1000_CTRL_EXT_SWDPIN6 0x00000040 /* SWDPIN 6 value */
  1211. #define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */
  1212. #define E1000_CTRL_EXT_SWDPIN7 0x00000080 /* SWDPIN 7 value */
  1213. #define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */
  1214. #define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */
  1215. #define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */
  1216. #define E1000_CTRL_EXT_SWDPIO6 0x00000400 /* SWDPIN 6 Input or output */
  1217. #define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */
  1218. #define E1000_CTRL_EXT_SWDPIO7 0x00000800 /* SWDPIN 7 Input or output */
  1219. #define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */
  1220. #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
  1221. #define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */
  1222. #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
  1223. #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
  1224. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  1225. #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
  1226. #define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000
  1227. #define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000
  1228. #define E1000_CTRL_EXT_WR_WMARK_256 0x00000000
  1229. #define E1000_CTRL_EXT_WR_WMARK_320 0x01000000
  1230. #define E1000_CTRL_EXT_WR_WMARK_384 0x02000000
  1231. #define E1000_CTRL_EXT_WR_WMARK_448 0x03000000
  1232. /* MDI Control */
  1233. #define E1000_MDIC_DATA_MASK 0x0000FFFF
  1234. #define E1000_MDIC_REG_MASK 0x001F0000
  1235. #define E1000_MDIC_REG_SHIFT 16
  1236. #define E1000_MDIC_PHY_MASK 0x03E00000
  1237. #define E1000_MDIC_PHY_SHIFT 21
  1238. #define E1000_MDIC_OP_WRITE 0x04000000
  1239. #define E1000_MDIC_OP_READ 0x08000000
  1240. #define E1000_MDIC_READY 0x10000000
  1241. #define E1000_MDIC_INT_EN 0x20000000
  1242. #define E1000_MDIC_ERROR 0x40000000
  1243. #define E1000_PHY_CTRL_SPD_EN 0x00000001
  1244. #define E1000_PHY_CTRL_D0A_LPLU 0x00000002
  1245. #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
  1246. #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
  1247. #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
  1248. #define E1000_PHY_CTRL_B2B_EN 0x00000080
  1249. /* LED Control */
  1250. #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
  1251. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  1252. #define E1000_LEDCTL_LED0_IVRT 0x00000040
  1253. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  1254. #define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00
  1255. #define E1000_LEDCTL_LED1_MODE_SHIFT 8
  1256. #define E1000_LEDCTL_LED1_IVRT 0x00004000
  1257. #define E1000_LEDCTL_LED1_BLINK 0x00008000
  1258. #define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000
  1259. #define E1000_LEDCTL_LED2_MODE_SHIFT 16
  1260. #define E1000_LEDCTL_LED2_IVRT 0x00400000
  1261. #define E1000_LEDCTL_LED2_BLINK 0x00800000
  1262. #define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000
  1263. #define E1000_LEDCTL_LED3_MODE_SHIFT 24
  1264. #define E1000_LEDCTL_LED3_IVRT 0x40000000
  1265. #define E1000_LEDCTL_LED3_BLINK 0x80000000
  1266. #define E1000_LEDCTL_MODE_LINK_10_1000 0x0
  1267. #define E1000_LEDCTL_MODE_LINK_100_1000 0x1
  1268. #define E1000_LEDCTL_MODE_LINK_UP 0x2
  1269. #define E1000_LEDCTL_MODE_ACTIVITY 0x3
  1270. #define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
  1271. #define E1000_LEDCTL_MODE_LINK_10 0x5
  1272. #define E1000_LEDCTL_MODE_LINK_100 0x6
  1273. #define E1000_LEDCTL_MODE_LINK_1000 0x7
  1274. #define E1000_LEDCTL_MODE_PCIX_MODE 0x8
  1275. #define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9
  1276. #define E1000_LEDCTL_MODE_COLLISION 0xA
  1277. #define E1000_LEDCTL_MODE_BUS_SPEED 0xB
  1278. #define E1000_LEDCTL_MODE_BUS_SIZE 0xC
  1279. #define E1000_LEDCTL_MODE_PAUSED 0xD
  1280. #define E1000_LEDCTL_MODE_LED_ON 0xE
  1281. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  1282. /* Receive Address */
  1283. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  1284. /* Interrupt Cause Read */
  1285. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  1286. #define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */
  1287. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  1288. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  1289. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  1290. #define E1000_ICR_RXO 0x00000040 /* rx overrun */
  1291. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  1292. #define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */
  1293. #define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */
  1294. #define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */
  1295. #define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */
  1296. #define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */
  1297. #define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */
  1298. #define E1000_ICR_TXD_LOW 0x00008000
  1299. #define E1000_ICR_SRPD 0x00010000
  1300. /* Interrupt Cause Set */
  1301. #define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1302. #define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1303. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  1304. #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1305. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1306. #define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */
  1307. #define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1308. #define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1309. #define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1310. #define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1311. #define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1312. #define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1313. #define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1314. #define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW
  1315. #define E1000_ICS_SRPD E1000_ICR_SRPD
  1316. /* Interrupt Mask Set */
  1317. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1318. #define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1319. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  1320. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1321. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1322. #define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */
  1323. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1324. #define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1325. #define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1326. #define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1327. #define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1328. #define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1329. #define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1330. #define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW
  1331. #define E1000_IMS_SRPD E1000_ICR_SRPD
  1332. /* Interrupt Mask Clear */
  1333. #define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  1334. #define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */
  1335. #define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */
  1336. #define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  1337. #define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  1338. #define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */
  1339. #define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  1340. #define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */
  1341. #define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */
  1342. #define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */
  1343. #define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */
  1344. #define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */
  1345. #define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */
  1346. #define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW
  1347. #define E1000_IMC_SRPD E1000_ICR_SRPD
  1348. /* Receive Control */
  1349. #define E1000_RCTL_RST 0x00000001 /* Software reset */
  1350. #define E1000_RCTL_EN 0x00000002 /* enable */
  1351. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  1352. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  1353. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  1354. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  1355. #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
  1356. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  1357. #define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */
  1358. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  1359. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  1360. #define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */
  1361. #define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */
  1362. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  1363. #define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */
  1364. #define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */
  1365. #define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */
  1366. #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
  1367. #define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */
  1368. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  1369. /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
  1370. #define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */
  1371. #define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */
  1372. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  1373. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  1374. /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
  1375. #define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */
  1376. #define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */
  1377. #define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */
  1378. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  1379. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  1380. #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
  1381. #define E1000_RCTL_DPF 0x00400000 /* discard pause frames */
  1382. #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
  1383. #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
  1384. /* SW_W_SYNC definitions */
  1385. #define E1000_SWFW_EEP_SM 0x0001
  1386. #define E1000_SWFW_PHY0_SM 0x0002
  1387. #define E1000_SWFW_PHY1_SM 0x0004
  1388. #define E1000_SWFW_MAC_CSR_SM 0x0008
  1389. /* Receive Descriptor */
  1390. #define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */
  1391. #define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */
  1392. #define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */
  1393. #define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */
  1394. #define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */
  1395. /* Flow Control */
  1396. #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
  1397. #define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */
  1398. #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
  1399. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  1400. /* Receive Descriptor Control */
  1401. #define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */
  1402. #define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */
  1403. #define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */
  1404. #define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */
  1405. /* Transmit Descriptor Control */
  1406. #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
  1407. #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
  1408. #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
  1409. #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
  1410. #define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */
  1411. #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
  1412. #define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc.
  1413. still to be processed. */
  1414. /* Transmit Configuration Word */
  1415. #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
  1416. #define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */
  1417. #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
  1418. #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
  1419. #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
  1420. #define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */
  1421. #define E1000_TXCW_NP 0x00008000 /* TXCW next page */
  1422. #define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */
  1423. #define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */
  1424. #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
  1425. /* Receive Configuration Word */
  1426. #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
  1427. #define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */
  1428. #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
  1429. #define E1000_RXCW_CC 0x10000000 /* Receive config change */
  1430. #define E1000_RXCW_C 0x20000000 /* Receive config */
  1431. #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
  1432. #define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */
  1433. /* Transmit Control */
  1434. #define E1000_TCTL_RST 0x00000001 /* software reset */
  1435. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  1436. #define E1000_TCTL_BCE 0x00000004 /* busy check enable */
  1437. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  1438. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  1439. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  1440. #define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */
  1441. #define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */
  1442. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  1443. #define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */
  1444. #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
  1445. /* Receive Checksum Control */
  1446. #define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */
  1447. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  1448. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  1449. #define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */
  1450. /* Definitions for power management and wakeup registers */
  1451. /* Wake Up Control */
  1452. #define E1000_WUC_APME 0x00000001 /* APM Enable */
  1453. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  1454. #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
  1455. #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
  1456. /* Wake Up Filter Control */
  1457. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  1458. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  1459. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  1460. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  1461. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  1462. #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
  1463. #define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */
  1464. #define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */
  1465. #define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */
  1466. #define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */
  1467. #define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */
  1468. #define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */
  1469. #define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */
  1470. #define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */
  1471. #define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1472. /* Wake Up Status */
  1473. #define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */
  1474. #define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */
  1475. #define E1000_WUS_EX 0x00000004 /* Directed Exact Received */
  1476. #define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */
  1477. #define E1000_WUS_BC 0x00000010 /* Broadcast Received */
  1478. #define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */
  1479. #define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */
  1480. #define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */
  1481. #define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */
  1482. #define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */
  1483. #define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */
  1484. #define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */
  1485. #define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */
  1486. /* Management Control */
  1487. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  1488. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  1489. #define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */
  1490. #define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */
  1491. #define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */
  1492. #define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */
  1493. #define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */
  1494. #define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */
  1495. #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
  1496. #define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery
  1497. * Filtering */
  1498. #define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */
  1499. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  1500. #define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */
  1501. #define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */
  1502. #define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */
  1503. #define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */
  1504. #define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */
  1505. #define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */
  1506. #define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */
  1507. #define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */
  1508. #define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */
  1509. /* Wake Up Packet Length */
  1510. #define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */
  1511. #define E1000_MDALIGN 4096
  1512. /* EEPROM Commands */
  1513. #define EEPROM_READ_OPCODE 0x6 /* EERPOM read opcode */
  1514. #define EEPROM_WRITE_OPCODE 0x5 /* EERPOM write opcode */
  1515. #define EEPROM_ERASE_OPCODE 0x7 /* EERPOM erase opcode */
  1516. #define EEPROM_EWEN_OPCODE 0x13 /* EERPOM erase/write enable */
  1517. #define EEPROM_EWDS_OPCODE 0x10 /* EERPOM erast/write disable */
  1518. /* EEPROM Word Offsets */
  1519. #define EEPROM_COMPAT 0x0003
  1520. #define EEPROM_ID_LED_SETTINGS 0x0004
  1521. #define EEPROM_INIT_CONTROL1_REG 0x000A
  1522. #define EEPROM_INIT_CONTROL2_REG 0x000F
  1523. #define EEPROM_FLASH_VERSION 0x0032
  1524. #define EEPROM_CHECKSUM_REG 0x003F
  1525. /* Word definitions for ID LED Settings */
  1526. #define ID_LED_RESERVED_0000 0x0000
  1527. #define ID_LED_RESERVED_FFFF 0xFFFF
  1528. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  1529. (ID_LED_OFF1_OFF2 << 8) | \
  1530. (ID_LED_DEF1_DEF2 << 4) | \
  1531. (ID_LED_DEF1_DEF2))
  1532. #define ID_LED_DEF1_DEF2 0x1
  1533. #define ID_LED_DEF1_ON2 0x2
  1534. #define ID_LED_DEF1_OFF2 0x3
  1535. #define ID_LED_ON1_DEF2 0x4
  1536. #define ID_LED_ON1_ON2 0x5
  1537. #define ID_LED_ON1_OFF2 0x6
  1538. #define ID_LED_OFF1_DEF2 0x7
  1539. #define ID_LED_OFF1_ON2 0x8
  1540. #define ID_LED_OFF1_OFF2 0x9
  1541. /* Mask bits for fields in Word 0x03 of the EEPROM */
  1542. #define EEPROM_COMPAT_SERVER 0x0400
  1543. #define EEPROM_COMPAT_CLIENT 0x0200
  1544. /* Mask bits for fields in Word 0x0a of the EEPROM */
  1545. #define EEPROM_WORD0A_ILOS 0x0010
  1546. #define EEPROM_WORD0A_SWDPIO 0x01E0
  1547. #define EEPROM_WORD0A_LRST 0x0200
  1548. #define EEPROM_WORD0A_FD 0x0400
  1549. #define EEPROM_WORD0A_66MHZ 0x0800
  1550. /* Mask bits for fields in Word 0x0f of the EEPROM */
  1551. #define EEPROM_WORD0F_PAUSE_MASK 0x3000
  1552. #define EEPROM_WORD0F_PAUSE 0x1000
  1553. #define EEPROM_WORD0F_ASM_DIR 0x2000
  1554. #define EEPROM_WORD0F_ANE 0x0800
  1555. #define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
  1556. /* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */
  1557. #define EEPROM_SUM 0xBABA
  1558. /* EEPROM Map defines (WORD OFFSETS)*/
  1559. #define EEPROM_NODE_ADDRESS_BYTE_0 0
  1560. #define EEPROM_PBA_BYTE_1 8
  1561. /* EEPROM Map Sizes (Byte Counts) */
  1562. #define PBA_SIZE 4
  1563. /* Collision related configuration parameters */
  1564. #define E1000_COLLISION_THRESHOLD 0xF
  1565. #define E1000_CT_SHIFT 4
  1566. #define E1000_COLLISION_DISTANCE 63
  1567. #define E1000_COLLISION_DISTANCE_82542 64
  1568. #define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  1569. #define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
  1570. #define E1000_GB_HDX_COLLISION_DISTANCE 512
  1571. #define E1000_COLD_SHIFT 12
  1572. /* The number of Transmit and Receive Descriptors must be a multiple of 8 */
  1573. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  1574. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  1575. /* Default values for the transmit IPG register */
  1576. #define DEFAULT_82542_TIPG_IPGT 10
  1577. #define DEFAULT_82543_TIPG_IPGT_FIBER 9
  1578. #define DEFAULT_82543_TIPG_IPGT_COPPER 8
  1579. #define E1000_TIPG_IPGT_MASK 0x000003FF
  1580. #define E1000_TIPG_IPGR1_MASK 0x000FFC00
  1581. #define E1000_TIPG_IPGR2_MASK 0x3FF00000
  1582. #define DEFAULT_82542_TIPG_IPGR1 2
  1583. #define DEFAULT_82543_TIPG_IPGR1 8
  1584. #define E1000_TIPG_IPGR1_SHIFT 10
  1585. #define DEFAULT_82542_TIPG_IPGR2 10
  1586. #define DEFAULT_82543_TIPG_IPGR2 6
  1587. #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
  1588. #define E1000_TIPG_IPGR2_SHIFT 20
  1589. #define E1000_TXDMAC_DPP 0x00000001
  1590. /* Adaptive IFS defines */
  1591. #define TX_THRESHOLD_START 8
  1592. #define TX_THRESHOLD_INCREMENT 10
  1593. #define TX_THRESHOLD_DECREMENT 1
  1594. #define TX_THRESHOLD_STOP 190
  1595. #define TX_THRESHOLD_DISABLE 0
  1596. #define TX_THRESHOLD_TIMER_MS 10000
  1597. #define MIN_NUM_XMITS 1000
  1598. #define IFS_MAX 80
  1599. #define IFS_STEP 10
  1600. #define IFS_MIN 40
  1601. #define IFS_RATIO 4
  1602. /* PBA constants */
  1603. #define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */
  1604. #define E1000_PBA_24K 0x0018
  1605. #define E1000_PBA_38K 0x0026
  1606. #define E1000_PBA_40K 0x0028
  1607. #define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */
  1608. /* Flow Control Constants */
  1609. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  1610. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  1611. #define FLOW_CONTROL_TYPE 0x8808
  1612. /* The historical defaults for the flow control values are given below. */
  1613. #define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */
  1614. #define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */
  1615. #define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */
  1616. /* Flow Control High-Watermark: 43464 bytes */
  1617. #define E1000_FC_HIGH_THRESH 0xA9C8
  1618. /* Flow Control Low-Watermark: 43456 bytes */
  1619. #define E1000_FC_LOW_THRESH 0xA9C0
  1620. /* Flow Control Pause Time: 858 usec */
  1621. #define E1000_FC_PAUSE_TIME 0x0680
  1622. /* PCIX Config space */
  1623. #define PCIX_COMMAND_REGISTER 0xE6
  1624. #define PCIX_STATUS_REGISTER_LO 0xE8
  1625. #define PCIX_STATUS_REGISTER_HI 0xEA
  1626. #define PCIX_COMMAND_MMRBC_MASK 0x000C
  1627. #define PCIX_COMMAND_MMRBC_SHIFT 0x2
  1628. #define PCIX_STATUS_HI_MMRBC_MASK 0x0060
  1629. #define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
  1630. #define PCIX_STATUS_HI_MMRBC_4K 0x3
  1631. #define PCIX_STATUS_HI_MMRBC_2K 0x2
  1632. /* The number of bits that we need to shift right to move the "pause"
  1633. * bits from the EEPROM (bits 13:12) to the "pause" (bits 8:7) field
  1634. * in the TXCW register
  1635. */
  1636. #define PAUSE_SHIFT 5
  1637. /* The number of bits that we need to shift left to move the "SWDPIO"
  1638. * bits from the EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field
  1639. * in the CTRL register
  1640. */
  1641. #define SWDPIO_SHIFT 17
  1642. /* The number of bits that we need to shift left to move the "SWDPIO_EXT"
  1643. * bits from the EEPROM word F (bits 7:4) to the bits 11:8 of The
  1644. * Extended CTRL register.
  1645. * in the CTRL register
  1646. */
  1647. #define SWDPIO__EXT_SHIFT 4
  1648. /* The number of bits that we need to shift left to move the "ILOS"
  1649. * bit from the EEPROM (bit 4) to the "ILOS" (bit 7) field
  1650. * in the CTRL register
  1651. */
  1652. #define ILOS_SHIFT 3
  1653. #define RECEIVE_BUFFER_ALIGN_SIZE (256)
  1654. /* The number of milliseconds we wait for auto-negotiation to complete */
  1655. #define LINK_UP_TIMEOUT 500
  1656. #define E1000_TX_BUFFER_SIZE ((uint32_t)1514)
  1657. /* The carrier extension symbol, as received by the NIC. */
  1658. #define CARRIER_EXTENSION 0x0F
  1659. /* TBI_ACCEPT macro definition:
  1660. *
  1661. * This macro requires:
  1662. * adapter = a pointer to struct e1000_hw
  1663. * status = the 8 bit status field of the RX descriptor with EOP set
  1664. * error = the 8 bit error field of the RX descriptor with EOP set
  1665. * length = the sum of all the length fields of the RX descriptors that
  1666. * make up the current frame
  1667. * last_byte = the last byte of the frame DMAed by the hardware
  1668. * max_frame_length = the maximum frame length we want to accept.
  1669. * min_frame_length = the minimum frame length we want to accept.
  1670. *
  1671. * This macro is a conditional that should be used in the interrupt
  1672. * handler's Rx processing routine when RxErrors have been detected.
  1673. *
  1674. * Typical use:
  1675. * ...
  1676. * if (TBI_ACCEPT) {
  1677. * accept_frame = TRUE;
  1678. * e1000_tbi_adjust_stats(adapter, MacAddress);
  1679. * frame_length--;
  1680. * } else {
  1681. * accept_frame = FALSE;
  1682. * }
  1683. * ...
  1684. */
  1685. #define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
  1686. ((adapter)->tbi_compatibility_on && \
  1687. (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
  1688. ((last_byte) == CARRIER_EXTENSION) && \
  1689. (((status) & E1000_RXD_STAT_VP) ? \
  1690. (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
  1691. ((length) <= ((adapter)->max_frame_size + 1))) : \
  1692. (((length) > (adapter)->min_frame_size) && \
  1693. ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
  1694. /* Structures, enums, and macros for the PHY */
  1695. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  1696. * Clock (MDC) pins in the Device Control Register.
  1697. */
  1698. #define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0
  1699. #define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0
  1700. #define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2
  1701. #define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2
  1702. #define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3
  1703. #define E1000_CTRL_MDC E1000_CTRL_SWDPIN3
  1704. #define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
  1705. #define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA
  1706. /* PHY 1000 MII Register/Bit Definitions */
  1707. /* PHY Registers defined by IEEE */
  1708. #define PHY_CTRL 0x00 /* Control Register */
  1709. #define PHY_STATUS 0x01 /* Status Regiser */
  1710. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  1711. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  1712. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  1713. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  1714. #define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */
  1715. #define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */
  1716. #define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */
  1717. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  1718. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  1719. #define PHY_EXT_STATUS 0x0F /* Extended Status Reg */
  1720. /* M88E1000 Specific Registers */
  1721. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  1722. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  1723. #define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */
  1724. #define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */
  1725. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  1726. #define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */
  1727. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  1728. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  1729. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  1730. /* M88EC018 Rev 2 specific DownShift settings */
  1731. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  1732. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000
  1733. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200
  1734. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400
  1735. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600
  1736. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  1737. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00
  1738. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00
  1739. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00
  1740. /* IGP01E1000 specifics */
  1741. #define IGP01E1000_IEEE_REGS_PAGE 0x0000
  1742. #define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
  1743. #define IGP01E1000_IEEE_FORCE_GIGA 0x0140
  1744. /* IGP01E1000 Specific Registers */
  1745. #define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */
  1746. #define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */
  1747. #define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */
  1748. #define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */
  1749. #define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */
  1750. #define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */
  1751. #define IGP02E1000_PHY_POWER_MGMT 0x19
  1752. #define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */
  1753. /* IGP01E1000 AGC Registers - stores the cable length values*/
  1754. #define IGP01E1000_PHY_AGC_A 0x1172
  1755. #define IGP01E1000_PHY_AGC_B 0x1272
  1756. #define IGP01E1000_PHY_AGC_C 0x1472
  1757. #define IGP01E1000_PHY_AGC_D 0x1872
  1758. /* IGP01E1000 Specific Port Config Register - R/W */
  1759. #define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010
  1760. #define IGP01E1000_PSCFR_PRE_EN 0x0020
  1761. #define IGP01E1000_PSCFR_SMART_SPEED 0x0080
  1762. #define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100
  1763. #define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400
  1764. #define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000
  1765. /* IGP02E1000 AGC Registers for cable length values */
  1766. #define IGP02E1000_PHY_AGC_A 0x11B1
  1767. #define IGP02E1000_PHY_AGC_B 0x12B1
  1768. #define IGP02E1000_PHY_AGC_C 0x14B1
  1769. #define IGP02E1000_PHY_AGC_D 0x18B1
  1770. #define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */
  1771. #define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in
  1772. non-D0a modes */
  1773. #define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in
  1774. D0a mode */
  1775. /* IGP01E1000 DSP Reset Register */
  1776. #define IGP01E1000_PHY_DSP_RESET 0x1F33
  1777. #define IGP01E1000_PHY_DSP_SET 0x1F71
  1778. #define IGP01E1000_PHY_DSP_FFE 0x1F35
  1779. #define IGP01E1000_PHY_CHANNEL_NUM 4
  1780. #define IGP02E1000_PHY_CHANNEL_NUM 4
  1781. #define IGP01E1000_PHY_AGC_PARAM_A 0x1171
  1782. #define IGP01E1000_PHY_AGC_PARAM_B 0x1271
  1783. #define IGP01E1000_PHY_AGC_PARAM_C 0x1471
  1784. #define IGP01E1000_PHY_AGC_PARAM_D 0x1871
  1785. #define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000
  1786. #define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
  1787. #define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890
  1788. #define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000
  1789. #define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004
  1790. #define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069
  1791. #define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A
  1792. /* IGP01E1000 PCS Initialization register - stores the polarity status when
  1793. * speed = 1000 Mbps. */
  1794. #define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
  1795. #define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5
  1796. #define IGP01E1000_ANALOG_REGS_PAGE 0x20C0
  1797. /* IGP01E1000 GMII FIFO Register */
  1798. #define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed
  1799. * on Link-Up */
  1800. #define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */
  1801. /* IGP01E1000 Analog Register */
  1802. #define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1
  1803. #define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0
  1804. #define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC
  1805. #define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE
  1806. #define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000
  1807. #define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80
  1808. #define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070
  1809. #define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100
  1810. #define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002
  1811. #define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040
  1812. #define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010
  1813. #define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080
  1814. #define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500
  1815. /* IGP01E1000 Specific Port Control Register - R/W */
  1816. #define IGP01E1000_PSCR_TP_LOOPBACK 0x0010
  1817. #define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200
  1818. #define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400
  1819. #define IGP01E1000_PSCR_FLIP_CHIP 0x0800
  1820. #define IGP01E1000_PSCR_AUTO_MDIX 0x1000
  1821. #define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */
  1822. /* GG82563 PHY Specific Status Register (Page 0, Register 16 */
  1823. #define GG82563_PSCR_DISABLE_JABBER 0x0001 /* 1=Disable Jabber */
  1824. #define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002 /* 1=Polarity Reversal
  1825. Disabled */
  1826. #define GG82563_PSCR_POWER_DOWN 0x0004 /* 1=Power Down */
  1827. #define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008 /* 1=Transmitter
  1828. Disabled */
  1829. #define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060
  1830. #define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000 /* 00=Manual MDI
  1831. configuration */
  1832. #define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020 /* 01=Manual MDIX
  1833. configuration */
  1834. #define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060 /* 11=Automatic
  1835. crossover */
  1836. #define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080 /* 1=Enable Extended
  1837. Distance */
  1838. #define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300
  1839. #define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000 /* 00,01=Off */
  1840. #define GG82563_PSCR_ENERGY_DETECT_RX 0x0200 /* 10=Sense on Rx only
  1841. (Energy Detect) */
  1842. #define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300 /* 11=Sense and Tx NLP */
  1843. #define GG82563_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force Link Good */
  1844. #define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800 /* 1=Enable Downshift */
  1845. #define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000
  1846. #define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12
  1847. /* PHY Specific Status Register (Page 0, Register 17) */
  1848. #define GG82563_PSSR_JABBER 0x0001 /* 1=Jabber */
  1849. #define GG82563_PSSR_POLARITY 0x0002 /* 1=Polarity Reversed */
  1850. #define GG82563_PSSR_LINK 0x0008 /* 1=Link is Up */
  1851. #define GG82563_PSSR_ENERGY_DETECT 0x0010 /* 1=Sleep, 0=Active */
  1852. #define GG82563_PSSR_DOWNSHIFT 0x0020 /* 1=Downshift */
  1853. #define GG82563_PSSR_CROSSOVER_STATUS 0x0040 /* 1=MDIX, 0=MDI */
  1854. #define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100 /* 1=Receive Pause Enabled */
  1855. #define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200 /* 1=Transmit Pause Enabled */
  1856. #define GG82563_PSSR_LINK_UP 0x0400 /* 1=Link Up */
  1857. #define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800 /* 1=Resolved */
  1858. #define GG82563_PSSR_PAGE_RECEIVED 0x1000 /* 1=Page Received */
  1859. #define GG82563_PSSR_DUPLEX 0x2000 /* 1-Full-Duplex */
  1860. #define GG82563_PSSR_SPEED_MASK 0xC000
  1861. #define GG82563_PSSR_SPEED_10MBPS 0x0000 /* 00=10Mbps */
  1862. #define GG82563_PSSR_SPEED_100MBPS 0x4000 /* 01=100Mbps */
  1863. #define GG82563_PSSR_SPEED_1000MBPS 0x8000 /* 10=1000Mbps */
  1864. /* PHY Specific Status Register 2 (Page 0, Register 19) */
  1865. #define GG82563_PSSR2_JABBER 0x0001 /* 1=Jabber */
  1866. #define GG82563_PSSR2_POLARITY_CHANGED 0x0002 /* 1=Polarity Changed */
  1867. #define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010 /* 1=Energy Detect Changed */
  1868. #define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020 /* 1=Downshift Detected */
  1869. #define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040 /* 1=Crossover Changed */
  1870. #define GG82563_PSSR2_FALSE_CARRIER 0x0100 /* 1=False Carrier */
  1871. #define GG82563_PSSR2_SYMBOL_ERROR 0x0200 /* 1=Symbol Error */
  1872. #define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400 /* 1=Link Status Changed */
  1873. #define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800 /* 1=Auto-Neg Completed */
  1874. #define GG82563_PSSR2_PAGE_RECEIVED 0x1000 /* 1=Page Received */
  1875. #define GG82563_PSSR2_DUPLEX_CHANGED 0x2000 /* 1=Duplex Changed */
  1876. #define GG82563_PSSR2_SPEED_CHANGED 0x4000 /* 1=Speed Changed */
  1877. #define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000 /* 1=Auto-Neg Error */
  1878. /* PHY Specific Control Register 2 (Page 0, Register 26) */
  1879. #define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002 /* 1=Force Negative
  1880. Polarity */
  1881. #define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C
  1882. #define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000 /* 00,01=Normal
  1883. Operation */
  1884. #define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008 /* 10=Select 112ns
  1885. Sequence */
  1886. #define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C /* 11=Select 16ns
  1887. Sequence */
  1888. #define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000 /* 1=Reverse
  1889. Auto-Negotiation */
  1890. #define GG82563_PSCR2_1000BT_DISABLE 0x4000 /* 1=Disable
  1891. 1000BASE-T */
  1892. #define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000
  1893. #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000 /* 0=Class B */
  1894. #define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000 /* 1=Class A */
  1895. /* MAC Specific Control Register (Page 2, Register 21) */
  1896. /* Tx clock speed for Link Down and 1000BASE-T for the following speeds */
  1897. #define GG82563_MSCR_TX_CLK_MASK 0x0007
  1898. #define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004
  1899. #define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005
  1900. #define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006
  1901. #define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007
  1902. #define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010 /* 1=Assert */
  1903. /* DSP Distance Register (Page 5, Register 26) */
  1904. #define GG82563_DSPD_CABLE_LENGTH 0x0007 /* 0 = <50M;
  1905. 1 = 50-80M;
  1906. 2 = 80-110M;
  1907. 3 = 110-140M;
  1908. 4 = >140M */
  1909. /* Kumeran Mode Control Register (Page 193, Register 16) */
  1910. #define GG82563_KMCR_PHY_LEDS_EN 0x0020 /* 1=PHY LEDs,
  1911. 0=Kumeran Inband LEDs */
  1912. #define GG82563_KMCR_FORCE_LINK_UP 0x0040 /* 1=Force Link Up */
  1913. #define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080
  1914. #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400
  1915. #define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400 /* 1=6.25MHz,
  1916. 0=0.8MHz */
  1917. #define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800
  1918. /* Power Management Control Register (Page 193, Register 20) */
  1919. #define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001 /* 1=Enalbe SERDES
  1920. Electrical Idle */
  1921. #define GG82563_PMCR_DISABLE_PORT 0x0002 /* 1=Disable Port */
  1922. #define GG82563_PMCR_DISABLE_SERDES 0x0004 /* 1=Disable SERDES */
  1923. #define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008 /* 1=Enable Reverse
  1924. Auto-Negotiation */
  1925. #define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010 /* 1=Disable 1000Mbps
  1926. Auto-Neg in non D0 */
  1927. #define GG82563_PMCR_DISABLE_1000 0x0020 /* 1=Disable 1000Mbps
  1928. Auto-Neg Always */
  1929. #define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040 /* 1=Enable D0a
  1930. Reverse Auto-Negotiation */
  1931. #define GG82563_PMCR_FORCE_POWER_STATE 0x0080 /* 1=Force Power State */
  1932. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300
  1933. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000 /* 00=Dr */
  1934. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100 /* 01=D0u */
  1935. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200 /* 10=D0a */
  1936. #define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300 /* 11=D3 */
  1937. /* In-Band Control Register (Page 194, Register 18) */
  1938. #define GG82563_ICR_DIS_PADDING 0x0010 /* Disable Padding Use */
  1939. /* Bits...
  1940. * 15-5: page
  1941. * 4-0: register offset
  1942. */
  1943. #define GG82563_PAGE_SHIFT 5
  1944. #define GG82563_REG(page, reg) \
  1945. (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
  1946. #define GG82563_MIN_ALT_REG 30
  1947. /* GG82563 Specific Registers */
  1948. #define GG82563_PHY_SPEC_CTRL \
  1949. GG82563_REG(0, 16) /* PHY Specific Control */
  1950. #define GG82563_PHY_SPEC_STATUS \
  1951. GG82563_REG(0, 17) /* PHY Specific Status */
  1952. #define GG82563_PHY_INT_ENABLE \
  1953. GG82563_REG(0, 18) /* Interrupt Enable */
  1954. #define GG82563_PHY_SPEC_STATUS_2 \
  1955. GG82563_REG(0, 19) /* PHY Specific Status 2 */
  1956. #define GG82563_PHY_RX_ERR_CNTR \
  1957. GG82563_REG(0, 21) /* Receive Error Counter */
  1958. #define GG82563_PHY_PAGE_SELECT \
  1959. GG82563_REG(0, 22) /* Page Select */
  1960. #define GG82563_PHY_SPEC_CTRL_2 \
  1961. GG82563_REG(0, 26) /* PHY Specific Control 2 */
  1962. #define GG82563_PHY_PAGE_SELECT_ALT \
  1963. GG82563_REG(0, 29) /* Alternate Page Select */
  1964. #define GG82563_PHY_TEST_CLK_CTRL \
  1965. GG82563_REG(0, 30) /* Test Clock Control (use reg. 29 to select) */
  1966. #define GG82563_PHY_MAC_SPEC_CTRL \
  1967. GG82563_REG(2, 21) /* MAC Specific Control Register */
  1968. #define GG82563_PHY_MAC_SPEC_CTRL_2 \
  1969. GG82563_REG(2, 26) /* MAC Specific Control 2 */
  1970. #define GG82563_PHY_DSP_DISTANCE \
  1971. GG82563_REG(5, 26) /* DSP Distance */
  1972. /* Page 193 - Port Control Registers */
  1973. #define GG82563_PHY_KMRN_MODE_CTRL \
  1974. GG82563_REG(193, 16) /* Kumeran Mode Control */
  1975. #define GG82563_PHY_PORT_RESET \
  1976. GG82563_REG(193, 17) /* Port Reset */
  1977. #define GG82563_PHY_REVISION_ID \
  1978. GG82563_REG(193, 18) /* Revision ID */
  1979. #define GG82563_PHY_DEVICE_ID \
  1980. GG82563_REG(193, 19) /* Device ID */
  1981. #define GG82563_PHY_PWR_MGMT_CTRL \
  1982. GG82563_REG(193, 20) /* Power Management Control */
  1983. #define GG82563_PHY_RATE_ADAPT_CTRL \
  1984. GG82563_REG(193, 25) /* Rate Adaptation Control */
  1985. /* Page 194 - KMRN Registers */
  1986. #define GG82563_PHY_KMRN_FIFO_CTRL_STAT \
  1987. GG82563_REG(194, 16) /* FIFO's Control/Status */
  1988. #define GG82563_PHY_KMRN_CTRL \
  1989. GG82563_REG(194, 17) /* Control */
  1990. #define GG82563_PHY_INBAND_CTRL \
  1991. GG82563_REG(194, 18) /* Inband Control */
  1992. #define GG82563_PHY_KMRN_DIAGNOSTIC \
  1993. GG82563_REG(194, 19) /* Diagnostic */
  1994. #define GG82563_PHY_ACK_TIMEOUTS \
  1995. GG82563_REG(194, 20) /* Acknowledge Timeouts */
  1996. #define GG82563_PHY_ADV_ABILITY \
  1997. GG82563_REG(194, 21) /* Advertised Ability */
  1998. #define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \
  1999. GG82563_REG(194, 23) /* Link Partner Advertised Ability */
  2000. #define GG82563_PHY_ADV_NEXT_PAGE \
  2001. GG82563_REG(194, 24) /* Advertised Next Page */
  2002. #define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \
  2003. GG82563_REG(194, 25) /* Link Partner Advertised Next page */
  2004. #define GG82563_PHY_KMRN_MISC \
  2005. GG82563_REG(194, 26) /* Misc. */
  2006. /* PHY Control Register */
  2007. #define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */
  2008. #define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */
  2009. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  2010. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  2011. #define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */
  2012. #define MII_CR_POWER_DOWN 0x0800 /* Power down */
  2013. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  2014. #define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */
  2015. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  2016. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  2017. /* PHY Status Register */
  2018. #define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */
  2019. #define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */
  2020. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  2021. #define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */
  2022. #define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */
  2023. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  2024. #define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */
  2025. #define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */
  2026. #define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */
  2027. #define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */
  2028. #define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */
  2029. #define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */
  2030. #define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */
  2031. #define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */
  2032. #define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */
  2033. /* Autoneg Advertisement Register */
  2034. #define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */
  2035. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  2036. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  2037. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  2038. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  2039. #define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */
  2040. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  2041. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  2042. #define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */
  2043. #define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  2044. /* Link Partner Ability Register (Base Page) */
  2045. #define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */
  2046. #define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */
  2047. #define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */
  2048. #define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */
  2049. #define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */
  2050. #define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */
  2051. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  2052. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  2053. #define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */
  2054. #define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */
  2055. #define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */
  2056. /* Autoneg Expansion Register */
  2057. #define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */
  2058. #define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */
  2059. #define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */
  2060. #define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */
  2061. #define NWAY_ER_PAR_DETECT_FAULT 0x0100 /* LP is 100TX Full Duplex Capable */
  2062. /* Next Page TX Register */
  2063. #define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  2064. #define NPTX_TOGGLE 0x0800 /* Toggles between exchanges
  2065. * of different NP
  2066. */
  2067. #define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  2068. * 0 = cannot comply with msg
  2069. */
  2070. #define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  2071. #define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  2072. * 0 = sending last NP
  2073. */
  2074. /* Link Partner Next Page Register */
  2075. #define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */
  2076. #define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges
  2077. * of different NP
  2078. */
  2079. #define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg
  2080. * 0 = cannot comply with msg
  2081. */
  2082. #define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */
  2083. #define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */
  2084. #define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow
  2085. * 0 = sending last NP
  2086. */
  2087. /* 1000BASE-T Control Register */
  2088. #define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */
  2089. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  2090. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  2091. #define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */
  2092. /* 0=DTE device */
  2093. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  2094. /* 0=Configure PHY as Slave */
  2095. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  2096. /* 0=Automatic Master/Slave config */
  2097. #define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */
  2098. #define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */
  2099. #define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */
  2100. #define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */
  2101. #define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */
  2102. /* 1000BASE-T Status Register */
  2103. #define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */
  2104. #define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */
  2105. #define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */
  2106. #define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */
  2107. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  2108. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  2109. #define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */
  2110. #define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */
  2111. #define SR_1000T_REMOTE_RX_STATUS_SHIFT 12
  2112. #define SR_1000T_LOCAL_RX_STATUS_SHIFT 13
  2113. /* Extended Status Register */
  2114. #define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */
  2115. #define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */
  2116. #define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */
  2117. #define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */
  2118. #define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */
  2119. #define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */
  2120. #define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */
  2121. /* (0=enable, 1=disable) */
  2122. /* M88E1000 PHY Specific Control Register */
  2123. #define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */
  2124. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  2125. #define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */
  2126. #define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low,
  2127. * 0=CLK125 toggling
  2128. */
  2129. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  2130. /* Manual MDI configuration */
  2131. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  2132. #define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover,
  2133. * 100BASE-TX/10BASE-T:
  2134. * MDI Mode
  2135. */
  2136. #define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled
  2137. * all speeds.
  2138. */
  2139. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
  2140. /* 1=Enable Extended 10BASE-T distance
  2141. * (Lower 10BASE-T RX Threshold)
  2142. * 0=Normal 10BASE-T RX Threshold */
  2143. #define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100
  2144. /* 1=5-Bit interface in 100BASE-TX
  2145. * 0=MII interface in 100BASE-TX */
  2146. #define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */
  2147. #define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */
  2148. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  2149. #define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1
  2150. #define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5
  2151. #define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
  2152. /* M88E1000 PHY Specific Status Register */
  2153. #define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */
  2154. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  2155. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  2156. #define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M;
  2157. * 3=110-140M;4=>140M */
  2158. #define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */
  2159. #define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */
  2160. #define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */
  2161. #define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */
  2162. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  2163. #define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */
  2164. #define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */
  2165. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  2166. #define M88E1000_PSSR_REV_POLARITY_SHIFT 1
  2167. #define M88E1000_PSSR_MDIX_SHIFT 6
  2168. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  2169. /* M88E1000 Extended PHY Specific Control Register */
  2170. #define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */
  2171. #define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled.
  2172. * Will assert lost lock and bring
  2173. * link down if idle not seen
  2174. * within 1ms in 1000BASE-T
  2175. */
  2176. /* Number of times we will attempt to autonegotiate before downshifting if we
  2177. * are the master */
  2178. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  2179. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  2180. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400
  2181. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800
  2182. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00
  2183. /* Number of times we will attempt to autonegotiate before downshifting if we
  2184. * are the slave */
  2185. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  2186. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000
  2187. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  2188. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200
  2189. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300
  2190. #define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */
  2191. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  2192. #define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */
  2193. /* Bit definitions for valid PHY IDs. */
  2194. #define M88E1000_E_PHY_ID 0x01410C50
  2195. #define M88E1000_I_PHY_ID 0x01410C30
  2196. #define M88E1011_I_PHY_ID 0x01410C20
  2197. #define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
  2198. #define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
  2199. #define IGP01E1000_I_PHY_ID 0x02A80380
  2200. #define M88E1011_I_REV_4 0x04
  2201. #define M88E1111_I_PHY_ID 0x01410CC0
  2202. #define L1LXT971A_PHY_ID 0x001378E0
  2203. #define GG82563_E_PHY_ID 0x01410CA0
  2204. /* Miscellaneous PHY bit definitions. */
  2205. #define PHY_PREAMBLE 0xFFFFFFFF
  2206. #define PHY_SOF 0x01
  2207. #define PHY_OP_READ 0x02
  2208. #define PHY_OP_WRITE 0x01
  2209. #define PHY_TURNAROUND 0x02
  2210. #define PHY_PREAMBLE_SIZE 32
  2211. #define MII_CR_SPEED_1000 0x0040
  2212. #define MII_CR_SPEED_100 0x2000
  2213. #define MII_CR_SPEED_10 0x0000
  2214. #define E1000_PHY_ADDRESS 0x01
  2215. #define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */
  2216. #define PHY_FORCE_TIME 20 /* 2.0 Seconds */
  2217. #define PHY_REVISION_MASK 0xFFFFFFF0
  2218. #define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */
  2219. #define REG4_SPEED_MASK 0x01E0
  2220. #define REG9_SPEED_MASK 0x0300
  2221. #define ADVERTISE_10_HALF 0x0001
  2222. #define ADVERTISE_10_FULL 0x0002
  2223. #define ADVERTISE_100_HALF 0x0004
  2224. #define ADVERTISE_100_FULL 0x0008
  2225. #define ADVERTISE_1000_HALF 0x0010
  2226. #define ADVERTISE_1000_FULL 0x0020
  2227. #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
  2228. #define ICH_FLASH_GFPREG 0x0000
  2229. #define ICH_FLASH_HSFSTS 0x0004
  2230. #define ICH_FLASH_HSFCTL 0x0006
  2231. #define ICH_FLASH_FADDR 0x0008
  2232. #define ICH_FLASH_FDATA0 0x0010
  2233. #define ICH_FLASH_FRACC 0x0050
  2234. #define ICH_FLASH_FREG0 0x0054
  2235. #define ICH_FLASH_FREG1 0x0058
  2236. #define ICH_FLASH_FREG2 0x005C
  2237. #define ICH_FLASH_FREG3 0x0060
  2238. #define ICH_FLASH_FPR0 0x0074
  2239. #define ICH_FLASH_FPR1 0x0078
  2240. #define ICH_FLASH_SSFSTS 0x0090
  2241. #define ICH_FLASH_SSFCTL 0x0092
  2242. #define ICH_FLASH_PREOP 0x0094
  2243. #define ICH_FLASH_OPTYPE 0x0096
  2244. #define ICH_FLASH_OPMENU 0x0098
  2245. #define ICH_FLASH_REG_MAPSIZE 0x00A0
  2246. #define ICH_FLASH_SECTOR_SIZE 4096
  2247. #define ICH_GFPREG_BASE_MASK 0x1FFF
  2248. #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
  2249. #define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */
  2250. #define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */
  2251. /* SPI EEPROM Status Register */
  2252. #define EEPROM_STATUS_RDY_SPI 0x01
  2253. #define EEPROM_STATUS_WEN_SPI 0x02
  2254. #define EEPROM_STATUS_BP0_SPI 0x04
  2255. #define EEPROM_STATUS_BP1_SPI 0x08
  2256. #define EEPROM_STATUS_WPEN_SPI 0x80
  2257. /* SW Semaphore Register */
  2258. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  2259. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  2260. #define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */
  2261. #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
  2262. /* FW Semaphore Register */
  2263. #define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */
  2264. #define E1000_FWSM_MODE_SHIFT 1
  2265. #define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */
  2266. #define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */
  2267. #define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */
  2268. #define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */
  2269. #define E1000_FWSM_SKUEL_SHIFT 29
  2270. #define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */
  2271. #define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */
  2272. #define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */
  2273. #define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */
  2274. #define E1000_GCR 0x05B00 /* PCI-Ex Control */
  2275. #define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */
  2276. #define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */
  2277. #define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */
  2278. #define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */
  2279. #define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */
  2280. #define E1000_SWSM 0x05B50 /* SW Semaphore */
  2281. #define E1000_FWSM 0x05B54 /* FW Semaphore */
  2282. #define E1000_FFLT_DBG 0x05F04 /* Debug Register */
  2283. #define E1000_HICR 0x08F00 /* Host Inteface Control */
  2284. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  2285. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  2286. #define IGP_LED3_MODE 0x07000000
  2287. /* Mask bit for PHY class in Word 7 of the EEPROM */
  2288. #define EEPROM_PHY_CLASS_A 0x8000
  2289. #define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */
  2290. #define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds*/
  2291. #define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds*/
  2292. #define E1000_KUMCTRLSTA_MASK 0x0000FFFF
  2293. #define E1000_KUMCTRLSTA_OFFSET 0x001F0000
  2294. #define E1000_KUMCTRLSTA_OFFSET_SHIFT 16
  2295. #define E1000_KUMCTRLSTA_REN 0x00200000
  2296. #define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000
  2297. #define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001
  2298. #define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002
  2299. #define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003
  2300. #define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004
  2301. #define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009
  2302. #define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010
  2303. #define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E
  2304. #define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F
  2305. /* FIFO Control */
  2306. #define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008
  2307. #define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800
  2308. /* In-Band Control */
  2309. #define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500
  2310. #define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010
  2311. /* Half-Duplex Control */
  2312. #define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
  2313. #define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000
  2314. #define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E
  2315. #define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000
  2316. #define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000
  2317. #define E1000_KUMCTRLSTA_K0S_100_EN 0x2000
  2318. #define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000
  2319. #define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003
  2320. #define E1000_MNG_ICH_IAMT_MODE 0x2
  2321. #define E1000_MNG_IAMT_MODE 0x3
  2322. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  2323. #define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */
  2324. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  2325. #define PHY_CFG_TIMEOUT 100
  2326. #define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009
  2327. #define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008
  2328. #define E1000_TXDMAC_DPP 0x00000001
  2329. #define AUTO_ALL_MODES 0
  2330. #ifndef E1000_MASTER_SLAVE
  2331. /* Switch to override PHY master/slave setting */
  2332. #define E1000_MASTER_SLAVE e1000_ms_hw_default
  2333. #endif
  2334. /* Extended Transmit Control */
  2335. #define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */
  2336. #define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */
  2337. #define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000
  2338. #define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
  2339. #define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
  2340. #define E1000_MC_TBL_SIZE_ICH8LAN 32
  2341. #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers
  2342. after IMS clear */
  2343. #endif /* _E1000_HW_H_ */