board.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376
  1. /*
  2. * board.c
  3. *
  4. * Board functions for TI AM335X based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <spl.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/omap.h>
  24. #include <asm/arch/ddr_defs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/mmc_host_def.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/io.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. #include "board.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  38. #ifdef CONFIG_SPL_BUILD
  39. static struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
  40. #endif
  41. /* MII mode defines */
  42. #define MII_MODE_ENABLE 0x0
  43. #define RGMII_MODE_ENABLE 0xA
  44. /* GPIO that controls power to DDR on EVM-SK */
  45. #define GPIO_DDR_VTT_EN 7
  46. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  47. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  48. static inline int board_is_bone(void)
  49. {
  50. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  51. }
  52. static inline int board_is_bone_lt(void)
  53. {
  54. return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
  55. }
  56. static inline int board_is_evm_sk(void)
  57. {
  58. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  59. }
  60. /*
  61. * Read header information from EEPROM into global structure.
  62. */
  63. static int read_eeprom(void)
  64. {
  65. /* Check if baseboard eeprom is available */
  66. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  67. puts("Could not probe the EEPROM; something fundamentally "
  68. "wrong on the I2C bus.\n");
  69. return -ENODEV;
  70. }
  71. /* read the eeprom using i2c */
  72. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  73. sizeof(header))) {
  74. puts("Could not read the EEPROM; something fundamentally"
  75. " wrong on the I2C bus.\n");
  76. return -EIO;
  77. }
  78. if (header.magic != 0xEE3355AA) {
  79. /*
  80. * read the eeprom using i2c again,
  81. * but use only a 1 byte address
  82. */
  83. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  84. (uchar *)&header, sizeof(header))) {
  85. puts("Could not read the EEPROM; something "
  86. "fundamentally wrong on the I2C bus.\n");
  87. return -EIO;
  88. }
  89. if (header.magic != 0xEE3355AA) {
  90. printf("Incorrect magic number (0x%x) in EEPROM\n",
  91. header.magic);
  92. return -EINVAL;
  93. }
  94. }
  95. return 0;
  96. }
  97. /* UART Defines */
  98. #ifdef CONFIG_SPL_BUILD
  99. #define UART_RESET (0x1 << 1)
  100. #define UART_CLK_RUNNING_MASK 0x1
  101. #define UART_SMART_IDLE_EN (0x1 << 0x3)
  102. static void rtc32k_enable(void)
  103. {
  104. struct rtc_regs *rtc = (struct rtc_regs *)AM335X_RTC_BASE;
  105. /*
  106. * Unlock the RTC's registers. For more details please see the
  107. * RTC_SS section of the TRM. In order to unlock we need to
  108. * write these specific values (keys) in this order.
  109. */
  110. writel(0x83e70b13, &rtc->kick0r);
  111. writel(0x95a4f1e0, &rtc->kick1r);
  112. /* Enable the RTC 32K OSC by setting bits 3 and 6. */
  113. writel((1 << 3) | (1 << 6), &rtc->osc);
  114. }
  115. static const struct ddr_data ddr2_data = {
  116. .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) |
  117. (MT47H128M16RT25E_RD_DQS<<20) |
  118. (MT47H128M16RT25E_RD_DQS<<10) |
  119. (MT47H128M16RT25E_RD_DQS<<0)),
  120. .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) |
  121. (MT47H128M16RT25E_WR_DQS<<20) |
  122. (MT47H128M16RT25E_WR_DQS<<10) |
  123. (MT47H128M16RT25E_WR_DQS<<0)),
  124. .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) |
  125. (MT47H128M16RT25E_PHY_WRLVL<<20) |
  126. (MT47H128M16RT25E_PHY_WRLVL<<10) |
  127. (MT47H128M16RT25E_PHY_WRLVL<<0)),
  128. .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) |
  129. (MT47H128M16RT25E_PHY_GATELVL<<20) |
  130. (MT47H128M16RT25E_PHY_GATELVL<<10) |
  131. (MT47H128M16RT25E_PHY_GATELVL<<0)),
  132. .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) |
  133. (MT47H128M16RT25E_PHY_FIFO_WE<<20) |
  134. (MT47H128M16RT25E_PHY_FIFO_WE<<10) |
  135. (MT47H128M16RT25E_PHY_FIFO_WE<<0)),
  136. .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) |
  137. (MT47H128M16RT25E_PHY_WR_DATA<<20) |
  138. (MT47H128M16RT25E_PHY_WR_DATA<<10) |
  139. (MT47H128M16RT25E_PHY_WR_DATA<<0)),
  140. .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY,
  141. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  142. };
  143. static const struct cmd_control ddr2_cmd_ctrl_data = {
  144. .cmd0csratio = MT47H128M16RT25E_RATIO,
  145. .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  146. .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  147. .cmd1csratio = MT47H128M16RT25E_RATIO,
  148. .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  149. .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  150. .cmd2csratio = MT47H128M16RT25E_RATIO,
  151. .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  152. .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  153. };
  154. static const struct emif_regs ddr2_emif_reg_data = {
  155. .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
  156. .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
  157. .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
  158. .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
  159. .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
  160. .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
  161. };
  162. static const struct ddr_data ddr3_data = {
  163. .datardsratio0 = MT41J128MJT125_RD_DQS,
  164. .datawdsratio0 = MT41J128MJT125_WR_DQS,
  165. .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
  166. .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
  167. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  168. };
  169. static const struct cmd_control ddr3_cmd_ctrl_data = {
  170. .cmd0csratio = MT41J128MJT125_RATIO,
  171. .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  172. .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
  173. .cmd1csratio = MT41J128MJT125_RATIO,
  174. .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  175. .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
  176. .cmd2csratio = MT41J128MJT125_RATIO,
  177. .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  178. .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
  179. };
  180. static struct emif_regs ddr3_emif_reg_data = {
  181. .sdram_config = MT41J128MJT125_EMIF_SDCFG,
  182. .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
  183. .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
  184. .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
  185. .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
  186. .zq_config = MT41J128MJT125_ZQ_CFG,
  187. .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY,
  188. };
  189. #endif
  190. /*
  191. * early system init of muxing and clocks.
  192. */
  193. void s_init(void)
  194. {
  195. /* WDT1 is already running when the bootloader gets control
  196. * Disable it to avoid "random" resets
  197. */
  198. writel(0xAAAA, &wdtimer->wdtwspr);
  199. while (readl(&wdtimer->wdtwwps) != 0x0)
  200. ;
  201. writel(0x5555, &wdtimer->wdtwspr);
  202. while (readl(&wdtimer->wdtwwps) != 0x0)
  203. ;
  204. #ifdef CONFIG_SPL_BUILD
  205. /* Setup the PLLs and the clocks for the peripherals */
  206. pll_init();
  207. /* Enable RTC32K clock */
  208. rtc32k_enable();
  209. /* UART softreset */
  210. u32 regVal;
  211. enable_uart0_pin_mux();
  212. regVal = readl(&uart_base->uartsyscfg);
  213. regVal |= UART_RESET;
  214. writel(regVal, &uart_base->uartsyscfg);
  215. while ((readl(&uart_base->uartsyssts) &
  216. UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
  217. ;
  218. /* Disable smart idle */
  219. regVal = readl(&uart_base->uartsyscfg);
  220. regVal |= UART_SMART_IDLE_EN;
  221. writel(regVal, &uart_base->uartsyscfg);
  222. gd = &gdata;
  223. preloader_console_init();
  224. /* Initalize the board header */
  225. enable_i2c0_pin_mux();
  226. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  227. if (read_eeprom() < 0)
  228. puts("Could not get board ID.\n");
  229. enable_board_pin_mux(&header);
  230. if (board_is_evm_sk()) {
  231. /*
  232. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  233. * This is safe enough to do on older revs.
  234. */
  235. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  236. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  237. }
  238. if (board_is_evm_sk() || board_is_bone_lt())
  239. config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data,
  240. &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data);
  241. else
  242. config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data,
  243. &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data);
  244. #endif
  245. }
  246. /*
  247. * Basic board specific setup. Pinmux has been handled already.
  248. */
  249. int board_init(void)
  250. {
  251. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  252. if (read_eeprom() < 0)
  253. puts("Could not get board ID.\n");
  254. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  255. return 0;
  256. }
  257. #ifdef CONFIG_DRIVER_TI_CPSW
  258. static void cpsw_control(int enabled)
  259. {
  260. /* VTP can be added here */
  261. return;
  262. }
  263. static struct cpsw_slave_data cpsw_slaves[] = {
  264. {
  265. .slave_reg_ofs = 0x208,
  266. .sliver_reg_ofs = 0xd80,
  267. .phy_id = 0,
  268. },
  269. {
  270. .slave_reg_ofs = 0x308,
  271. .sliver_reg_ofs = 0xdc0,
  272. .phy_id = 1,
  273. },
  274. };
  275. static struct cpsw_platform_data cpsw_data = {
  276. .mdio_base = AM335X_CPSW_MDIO_BASE,
  277. .cpsw_base = AM335X_CPSW_BASE,
  278. .mdio_div = 0xff,
  279. .channels = 8,
  280. .cpdma_reg_ofs = 0x800,
  281. .slaves = 1,
  282. .slave_data = cpsw_slaves,
  283. .ale_reg_ofs = 0xd00,
  284. .ale_entries = 1024,
  285. .host_port_reg_ofs = 0x108,
  286. .hw_stats_reg_ofs = 0x900,
  287. .mac_control = (1 << 5),
  288. .control = cpsw_control,
  289. .host_port_num = 0,
  290. .version = CPSW_CTRL_VERSION_2,
  291. };
  292. int board_eth_init(bd_t *bis)
  293. {
  294. uint8_t mac_addr[6];
  295. uint32_t mac_hi, mac_lo;
  296. if (!eth_getenv_enetaddr("ethaddr", mac_addr)) {
  297. debug("<ethaddr> not set. Reading from E-fuse\n");
  298. /* try reading mac address from efuse */
  299. mac_lo = readl(&cdev->macid0l);
  300. mac_hi = readl(&cdev->macid0h);
  301. mac_addr[0] = mac_hi & 0xFF;
  302. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  303. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  304. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  305. mac_addr[4] = mac_lo & 0xFF;
  306. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  307. if (is_valid_ether_addr(mac_addr))
  308. eth_setenv_enetaddr("ethaddr", mac_addr);
  309. else
  310. return -1;
  311. }
  312. if (board_is_bone() || board_is_bone_lt()) {
  313. writel(MII_MODE_ENABLE, &cdev->miisel);
  314. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  315. PHY_INTERFACE_MODE_MII;
  316. } else {
  317. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  318. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  319. PHY_INTERFACE_MODE_RGMII;
  320. }
  321. return cpsw_register(&cpsw_data);
  322. }
  323. #endif