interrupts.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * (C) Copyright 2002
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. *
  6. * (C) Copyright 2002
  7. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  8. * Alex Zuepke <azu@sysgo.de>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <clps7111.h>
  30. #include <asm/proc-armv/ptrace.h>
  31. extern void reset_cpu(ulong addr);
  32. /* we always count down the max. */
  33. #define TIMER_LOAD_VAL 0xffff
  34. /* macro to read the 16 bit timer */
  35. #define READ_TIMER (IO_TC1D & 0xffff)
  36. #ifdef CONFIG_USE_IRQ
  37. /* enable IRQ/FIQ interrupts */
  38. void enable_interrupts (void)
  39. {
  40. unsigned long temp;
  41. __asm__ __volatile__("mrs %0, cpsr\n"
  42. "bic %0, %0, #0x80\n"
  43. "msr cpsr_c, %0"
  44. : "=r" (temp)
  45. :
  46. : "memory");
  47. }
  48. /*
  49. * disable IRQ/FIQ interrupts
  50. * returns true if interrupts had been enabled before we disabled them
  51. */
  52. int disable_interrupts (void)
  53. {
  54. unsigned long old,temp;
  55. __asm__ __volatile__("mrs %0, cpsr\n"
  56. "orr %1, %0, #0x80\n"
  57. "msr cpsr_c, %1"
  58. : "=r" (old), "=r" (temp)
  59. :
  60. : "memory");
  61. return (old & 0x80) == 0;
  62. }
  63. #else
  64. void enable_interrupts (void)
  65. {
  66. return;
  67. }
  68. int disable_interrupts (void)
  69. {
  70. return 0;
  71. }
  72. #endif
  73. void bad_mode (void)
  74. {
  75. panic ("Resetting CPU ...\n");
  76. reset_cpu (0);
  77. }
  78. void show_regs (struct pt_regs *regs)
  79. {
  80. unsigned long flags;
  81. const char *processor_modes[] =
  82. { "USER_26", "FIQ_26", "IRQ_26", "SVC_26", "UK4_26", "UK5_26",
  83. "UK6_26", "UK7_26",
  84. "UK8_26", "UK9_26", "UK10_26", "UK11_26", "UK12_26", "UK13_26",
  85. "UK14_26", "UK15_26",
  86. "USER_32", "FIQ_32", "IRQ_32", "SVC_32", "UK4_32", "UK5_32",
  87. "UK6_32", "ABT_32",
  88. "UK8_32", "UK9_32", "UK10_32", "UND_32", "UK12_32", "UK13_32",
  89. "UK14_32", "SYS_32"
  90. };
  91. flags = condition_codes (regs);
  92. printf ("pc : [<%08lx>] lr : [<%08lx>]\n"
  93. "sp : %08lx ip : %08lx fp : %08lx\n",
  94. instruction_pointer (regs),
  95. regs->ARM_lr, regs->ARM_sp, regs->ARM_ip, regs->ARM_fp);
  96. printf ("r10: %08lx r9 : %08lx r8 : %08lx\n",
  97. regs->ARM_r10, regs->ARM_r9, regs->ARM_r8);
  98. printf ("r7 : %08lx r6 : %08lx r5 : %08lx r4 : %08lx\n",
  99. regs->ARM_r7, regs->ARM_r6, regs->ARM_r5, regs->ARM_r4);
  100. printf ("r3 : %08lx r2 : %08lx r1 : %08lx r0 : %08lx\n",
  101. regs->ARM_r3, regs->ARM_r2, regs->ARM_r1, regs->ARM_r0);
  102. printf ("Flags: %c%c%c%c",
  103. flags & CC_N_BIT ? 'N' : 'n',
  104. flags & CC_Z_BIT ? 'Z' : 'z',
  105. flags & CC_C_BIT ? 'C' : 'c', flags & CC_V_BIT ? 'V' : 'v');
  106. printf (" IRQs %s FIQs %s Mode %s%s\n",
  107. interrupts_enabled (regs) ? "on" : "off",
  108. fast_interrupts_enabled (regs) ? "on" : "off",
  109. processor_modes[processor_mode (regs)],
  110. thumb_mode (regs) ? " (T)" : "");
  111. }
  112. void do_undefined_instruction (struct pt_regs *pt_regs)
  113. {
  114. printf ("undefined instruction\n");
  115. show_regs (pt_regs);
  116. bad_mode ();
  117. }
  118. void do_software_interrupt (struct pt_regs *pt_regs)
  119. {
  120. printf ("software interrupt\n");
  121. show_regs (pt_regs);
  122. bad_mode ();
  123. }
  124. void do_prefetch_abort (struct pt_regs *pt_regs)
  125. {
  126. printf ("prefetch abort\n");
  127. show_regs (pt_regs);
  128. bad_mode ();
  129. }
  130. void do_data_abort (struct pt_regs *pt_regs)
  131. {
  132. printf ("data abort\n");
  133. show_regs (pt_regs);
  134. bad_mode ();
  135. }
  136. void do_not_used (struct pt_regs *pt_regs)
  137. {
  138. printf ("not used\n");
  139. show_regs (pt_regs);
  140. bad_mode ();
  141. }
  142. void do_fiq (struct pt_regs *pt_regs)
  143. {
  144. printf ("fast interrupt request\n");
  145. show_regs (pt_regs);
  146. bad_mode ();
  147. }
  148. void do_irq (struct pt_regs *pt_regs)
  149. {
  150. printf ("interrupt request\n");
  151. show_regs (pt_regs);
  152. bad_mode ();
  153. }
  154. static ulong timestamp;
  155. static ulong lastdec;
  156. int interrupt_init (void)
  157. {
  158. /* disable all interrupts */
  159. IO_INTMR1 = 0;
  160. /* operate timer 1 in prescale mode */
  161. IO_SYSCON1 |= SYSCON1_TC1M;
  162. /* select 2kHz clock source for timer 1 */
  163. IO_SYSCON1 &= ~SYSCON1_TC1S;
  164. /* set timer 1 counter */
  165. lastdec = IO_TC1D = TIMER_LOAD_VAL;
  166. timestamp = 0;
  167. return (0);
  168. }
  169. /*
  170. * timer without interrupts
  171. */
  172. void reset_timer (void)
  173. {
  174. reset_timer_masked ();
  175. }
  176. ulong get_timer (ulong base)
  177. {
  178. return get_timer_masked () - base;
  179. }
  180. void set_timer (ulong t)
  181. {
  182. timestamp = t;
  183. }
  184. void udelay (unsigned long usec)
  185. {
  186. ulong tmo;
  187. tmo = usec / 1000;
  188. tmo *= CFG_HZ;
  189. tmo /= 1000;
  190. tmo += get_timer (0);
  191. while (get_timer_masked () < tmo)
  192. /*NOP*/;
  193. }
  194. void reset_timer_masked (void)
  195. {
  196. /* reset time */
  197. lastdec = READ_TIMER;
  198. timestamp = 0;
  199. }
  200. ulong get_timer_masked (void)
  201. {
  202. ulong now = READ_TIMER;
  203. if (lastdec >= now) {
  204. /* normal mode */
  205. timestamp += lastdec - now;
  206. } else {
  207. /* we have an overflow ... */
  208. timestamp += lastdec + TIMER_LOAD_VAL - now;
  209. }
  210. lastdec = now;
  211. return timestamp;
  212. }
  213. void udelay_masked (unsigned long usec)
  214. {
  215. ulong tmo;
  216. tmo = usec / 1000;
  217. tmo *= CFG_HZ;
  218. tmo /= 1000;
  219. reset_timer_masked ();
  220. while (get_timer_masked () < tmo)
  221. /*NOP*/;
  222. }