ebony.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. extern long int spd_sdram (void);
  23. #include <common.h>
  24. #include "ebony.h"
  25. #include <asm/processor.h>
  26. #define BOOT_SMALL_FLASH 32 /* 00100000 */
  27. #define FLASH_ONBD_N 2 /* 00000010 */
  28. #define FLASH_SRAM_SEL 1 /* 00000001 */
  29. long int fixed_sdram (void);
  30. int board_pre_init (void)
  31. {
  32. uint reg;
  33. unsigned char *fpga_base = (unsigned char *) CFG_FPGA_BASE;
  34. unsigned char status;
  35. /*--------------------------------------------------------------------
  36. * Setup the external bus controller/chip selects
  37. *-------------------------------------------------------------------*/
  38. mtdcr (ebccfga, xbcfg);
  39. reg = mfdcr (ebccfgd);
  40. mtdcr (ebccfgd, reg | 0x04000000); /* Set ATC */
  41. mtebc (pb1ap, 0x02815480); /* NVRAM/RTC */
  42. mtebc (pb1cr, 0x48018000); /* BA=0x480 1MB R/W 8-bit */
  43. mtebc (pb7ap, 0x01015280); /* FPGA registers */
  44. mtebc (pb7cr, 0x48318000); /* BA=0x483 1MB R/W 8-bit */
  45. /* read FPGA_REG0 and set the bus controller */
  46. status = *fpga_base;
  47. if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) {
  48. mtebc (pb0ap, 0x9b015480); /* FLASH/SRAM */
  49. mtebc (pb0cr, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
  50. mtebc (pb2ap, 0x9b015480); /* 4MB FLASH */
  51. mtebc (pb2cr, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */
  52. } else {
  53. mtebc (pb0ap, 0x9b015480); /* 4MB FLASH */
  54. mtebc (pb0cr, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */
  55. /* set CS2 if FLASH_ONBD_N == 0 */
  56. if (!(status & FLASH_ONBD_N)) {
  57. mtebc (pb2ap, 0x9b015480); /* FLASH/SRAM */
  58. mtebc (pb2cr, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */
  59. }
  60. }
  61. /*--------------------------------------------------------------------
  62. * Setup the interrupt controller polarities, triggers, etc.
  63. *-------------------------------------------------------------------*/
  64. mtdcr (uic0sr, 0xffffffff); /* clear all */
  65. mtdcr (uic0er, 0x00000000); /* disable all */
  66. mtdcr (uic0cr, 0x00000009); /* SMI & UIC1 crit are critical */
  67. mtdcr (uic0pr, 0xfffffe13); /* per ref-board manual */
  68. mtdcr (uic0tr, 0x01c00008); /* per ref-board manual */
  69. mtdcr (uic0vr, 0x00000001); /* int31 highest, base=0x000 */
  70. mtdcr (uic0sr, 0xffffffff); /* clear all */
  71. mtdcr (uic1sr, 0xffffffff); /* clear all */
  72. mtdcr (uic1er, 0x00000000); /* disable all */
  73. mtdcr (uic1cr, 0x00000000); /* all non-critical */
  74. mtdcr (uic1pr, 0xffffe0ff); /* per ref-board manual */
  75. mtdcr (uic1tr, 0x00ffc000); /* per ref-board manual */
  76. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  77. mtdcr (uic1sr, 0xffffffff); /* clear all */
  78. return 0;
  79. }
  80. int checkboard (void)
  81. {
  82. sys_info_t sysinfo;
  83. get_sys_info (&sysinfo);
  84. printf ("Board: IBM 440GP Evaluation Board (Ebony)\n");
  85. printf ("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
  86. printf ("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
  87. printf ("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
  88. printf ("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
  89. printf ("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
  90. return (0);
  91. }
  92. long int initdram (int board_type)
  93. {
  94. long dram_size = 0;
  95. extern long spd_sdram (void);
  96. #if defined(CONFIG_SPD_EEPROM)
  97. dram_size = spd_sdram ();
  98. #else
  99. dram_size = fixed_sdram ();
  100. #endif
  101. return dram_size;
  102. }
  103. #if defined(CFG_DRAM_TEST)
  104. int testdram (void)
  105. {
  106. uint *pstart = (uint *) 0x00000000;
  107. uint *pend = (uint *) 0x08000000;
  108. uint *p;
  109. for (p = pstart; p < pend; p++)
  110. *p = 0xaaaaaaaa;
  111. for (p = pstart; p < pend; p++) {
  112. if (*p != 0xaaaaaaaa) {
  113. printf ("SDRAM test fails at: %08x\n", (uint) p);
  114. return 1;
  115. }
  116. }
  117. for (p = pstart; p < pend; p++)
  118. *p = 0x55555555;
  119. for (p = pstart; p < pend; p++) {
  120. if (*p != 0x55555555) {
  121. printf ("SDRAM test fails at: %08x\n", (uint) p);
  122. return 1;
  123. }
  124. }
  125. return 0;
  126. }
  127. #endif
  128. #if !defined(CONFIG_SPD_EEPROM)
  129. /*************************************************************************
  130. * fixed sdram init -- doesn't use serial presence detect.
  131. *
  132. * Assumes: 128 MB, non-ECC, non-registered
  133. * PLB @ 133 MHz
  134. *
  135. ************************************************************************/
  136. long int fixed_sdram (void)
  137. {
  138. uint reg;
  139. /*--------------------------------------------------------------------
  140. * Setup some default
  141. *------------------------------------------------------------------*/
  142. mtsdram (mem_uabba, 0x00000000); /* ubba=0 (default) */
  143. mtsdram (mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
  144. mtsdram (mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
  145. mtsdram (mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
  146. mtsdram (mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
  147. /*--------------------------------------------------------------------
  148. * Setup for board-specific specific mem
  149. *------------------------------------------------------------------*/
  150. /*
  151. * Following for CAS Latency = 2.5 @ 133 MHz PLB
  152. */
  153. mtsdram (mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
  154. mtsdram (mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
  155. /* RA=10 RD=3 */
  156. mtsdram (mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
  157. mtsdram (mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
  158. mtsdram (mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
  159. udelay (400); /* Delay 200 usecs (min) */
  160. /*--------------------------------------------------------------------
  161. * Enable the controller, then wait for DCEN to complete
  162. *------------------------------------------------------------------*/
  163. mtsdram (mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
  164. for (;;) {
  165. mfsdram (mem_mcsts, reg);
  166. if (reg & 0x80000000)
  167. break;
  168. }
  169. return (128 * 1024 * 1024); /* 128 MB */
  170. }
  171. #endif /* !defined(CONFIG_SPD_EEPROM) */
  172. /*************************************************************************
  173. * pci_pre_init
  174. *
  175. * This routine is called just prior to registering the hose and gives
  176. * the board the opportunity to check things. Returning a value of zero
  177. * indicates that things are bad & PCI initialization should be aborted.
  178. *
  179. * Different boards may wish to customize the pci controller structure
  180. * (add regions, override default access routines, etc) or perform
  181. * certain pre-initialization actions.
  182. *
  183. ************************************************************************/
  184. #if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
  185. int pci_pre_init(struct pci_controller * hose )
  186. {
  187. unsigned long strap;
  188. /*--------------------------------------------------------------------------+
  189. * The ebony board is always configured as the host & requires the
  190. * PCI arbiter to be enabled.
  191. *--------------------------------------------------------------------------*/
  192. strap = mfdcr(cpc0_strp1);
  193. if( (strap & 0x00100000) == 0 ){
  194. printf("PCI: CPC0_STRP1[PAE] not set.\n");
  195. return 0;
  196. }
  197. return 1;
  198. }
  199. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
  200. /*************************************************************************
  201. * pci_target_init
  202. *
  203. * The bootstrap configuration provides default settings for the pci
  204. * inbound map (PIM). But the bootstrap config choices are limited and
  205. * may not be sufficient for a given board.
  206. *
  207. ************************************************************************/
  208. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  209. void pci_target_init(struct pci_controller * hose )
  210. {
  211. DECLARE_GLOBAL_DATA_PTR;
  212. /*--------------------------------------------------------------------------+
  213. * Disable everything
  214. *--------------------------------------------------------------------------*/
  215. out32r( PCIX0_PIM0SA, 0 ); /* disable */
  216. out32r( PCIX0_PIM1SA, 0 ); /* disable */
  217. out32r( PCIX0_PIM2SA, 0 ); /* disable */
  218. out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */
  219. /*--------------------------------------------------------------------------+
  220. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
  221. * options to not support sizes such as 128/256 MB.
  222. *--------------------------------------------------------------------------*/
  223. out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE );
  224. out32r( PCIX0_PIM0LAH, 0 );
  225. out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 );
  226. out32r( PCIX0_BAR0, 0 );
  227. /*--------------------------------------------------------------------------+
  228. * Program the board's subsystem id/vendor id
  229. *--------------------------------------------------------------------------*/
  230. out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID );
  231. out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID );
  232. out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY );
  233. }
  234. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  235. /*************************************************************************
  236. * is_pci_host
  237. *
  238. * This routine is called to determine if a pci scan should be
  239. * performed. With various hardware environments (especially cPCI and
  240. * PPMC) it's insufficient to depend on the state of the arbiter enable
  241. * bit in the strap register, or generic host/adapter assumptions.
  242. *
  243. * Rather than hard-code a bad assumption in the general 440 code, the
  244. * 440 pci code requires the board to decide at runtime.
  245. *
  246. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  247. *
  248. *
  249. ************************************************************************/
  250. #if defined(CONFIG_PCI)
  251. int is_pci_host(struct pci_controller *hose)
  252. {
  253. /* The ebony board is always configured as host. */
  254. return(1);
  255. }
  256. #endif /* defined(CONFIG_PCI) */