p1022_serdes.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Author: Timur Tabi <timur@freescale.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the Free
  7. * Software Foundation; either version 2 of the License, or (at your option)
  8. * any later version.
  9. */
  10. #include <config.h>
  11. #include <common.h>
  12. #include <asm/io.h>
  13. #include <asm/immap_85xx.h>
  14. #include <asm/fsl_serdes.h>
  15. #define SRDS1_MAX_LANES 4
  16. #define SRDS2_MAX_LANES 2
  17. static const u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
  18. [0x00] = {NONE, NONE, NONE, NONE},
  19. [0x01] = {NONE, NONE, NONE, NONE},
  20. [0x02] = {NONE, NONE, NONE, NONE},
  21. [0x03] = {NONE, NONE, NONE, NONE},
  22. [0x04] = {NONE, NONE, NONE, NONE},
  23. [0x06] = {PCIE1, PCIE3, SGMII_TSEC1, PCIE2},
  24. [0x07] = {PCIE1, PCIE3, SGMII_TSEC1, PCIE2},
  25. [0x09] = {PCIE1, NONE, NONE, NONE},
  26. [0x0a] = {PCIE1, PCIE3, SGMII_TSEC1, SGMII_TSEC2},
  27. [0x0b] = {PCIE1, PCIE3, SGMII_TSEC1, SGMII_TSEC2},
  28. [0x0d] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
  29. [0x0e] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
  30. [0x0f] = {PCIE1, PCIE1, SGMII_TSEC1, SGMII_TSEC2},
  31. [0x15] = {PCIE1, PCIE3, PCIE2, PCIE2},
  32. [0x16] = {PCIE1, PCIE3, PCIE2, PCIE2},
  33. [0x17] = {PCIE1, PCIE3, PCIE2, PCIE2},
  34. [0x18] = {PCIE1, PCIE1, PCIE2, PCIE2},
  35. [0x19] = {PCIE1, PCIE1, PCIE2, PCIE2},
  36. [0x1a] = {PCIE1, PCIE1, PCIE2, PCIE2},
  37. [0x1b] = {PCIE1, PCIE1, PCIE2, PCIE2},
  38. [0x1c] = {PCIE1, PCIE1, PCIE1, PCIE1},
  39. [0x1d] = {PCIE1, PCIE1, PCIE2, PCIE2},
  40. [0x1e] = {PCIE1, PCIE1, PCIE2, PCIE2},
  41. [0x1f] = {PCIE1, PCIE1, PCIE2, PCIE2},
  42. };
  43. static const u8 serdes2_cfg_tbl[][SRDS2_MAX_LANES] = {
  44. [0x00] = {PCIE3, PCIE3},
  45. [0x01] = {PCIE2, PCIE3},
  46. [0x02] = {SATA1, SATA2},
  47. [0x03] = {SGMII_TSEC1, SGMII_TSEC2},
  48. [0x04] = {NONE, NONE},
  49. [0x06] = {SATA1, SATA2},
  50. [0x07] = {NONE, NONE},
  51. [0x09] = {PCIE3, PCIE2},
  52. [0x0a] = {SATA1, SATA2},
  53. [0x0b] = {NONE, NONE},
  54. [0x0d] = {PCIE3, PCIE2},
  55. [0x0e] = {SATA1, SATA2},
  56. [0x0f] = {NONE, NONE},
  57. [0x15] = {SGMII_TSEC1, SGMII_TSEC2},
  58. [0x16] = {SATA1, SATA2},
  59. [0x17] = {NONE, NONE},
  60. [0x18] = {PCIE3, PCIE3},
  61. [0x19] = {SGMII_TSEC1, SGMII_TSEC2},
  62. [0x1a] = {SATA1, SATA2},
  63. [0x1b] = {NONE, NONE},
  64. [0x1c] = {PCIE3, PCIE3},
  65. [0x1d] = {SGMII_TSEC1, SGMII_TSEC2},
  66. [0x1e] = {SATA1, SATA2},
  67. [0x1f] = {NONE, NONE},
  68. };
  69. /*
  70. * A list of PCI and SATA slots
  71. */
  72. enum slot_id {
  73. SLOT_PCIE1 = 1,
  74. SLOT_PCIE2,
  75. SLOT_PCIE3,
  76. SLOT_PCIE4,
  77. SLOT_PCIE5,
  78. SLOT_SATA1,
  79. SLOT_SATA2
  80. };
  81. /*
  82. * This array maps the slot identifiers to their names on the P1022DS board.
  83. */
  84. static const char *slot_names[] = {
  85. [SLOT_PCIE1] = "Slot 1",
  86. [SLOT_PCIE2] = "Slot 2",
  87. [SLOT_PCIE3] = "Slot 3",
  88. [SLOT_PCIE4] = "Slot 4",
  89. [SLOT_PCIE5] = "Mini-PCIe",
  90. [SLOT_SATA1] = "SATA 1",
  91. [SLOT_SATA2] = "SATA 2",
  92. };
  93. /*
  94. * This array maps a given SERDES configuration and SERDES device to the PCI or
  95. * SATA slot that it connects to. This mapping is hard-coded in the FPGA.
  96. */
  97. static u8 serdes_dev_slot[][SATA2 + 1] = {
  98. [0x01] = { [PCIE3] = SLOT_PCIE4, [PCIE2] = SLOT_PCIE5 },
  99. [0x02] = { [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  100. [0x09] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE4,
  101. [PCIE2] = SLOT_PCIE5 },
  102. [0x16] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
  103. [PCIE2] = SLOT_PCIE3,
  104. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  105. [0x17] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
  106. [PCIE2] = SLOT_PCIE3 },
  107. [0x1a] = { [PCIE1] = SLOT_PCIE1, [PCIE2] = SLOT_PCIE3,
  108. [PCIE2] = SLOT_PCIE3,
  109. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  110. [0x1c] = { [PCIE1] = SLOT_PCIE1,
  111. [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
  112. [0x1e] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE3 },
  113. [0x1f] = { [PCIE1] = SLOT_PCIE1 },
  114. };
  115. int is_serdes_configured(enum srds_prtcl device)
  116. {
  117. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  118. u32 pordevsr = in_be32(&gur->pordevsr);
  119. u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  120. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  121. unsigned int i;
  122. debug("%s: dev = %d\n", __FUNCTION__, device);
  123. debug("PORDEVSR[IO_SEL] = 0x%x\n", srds_cfg);
  124. if (srds_cfg > ARRAY_SIZE(serdes1_cfg_tbl)) {
  125. printf("Invalid PORDEVSR[IO_SEL] = %d\n", srds_cfg);
  126. return 0;
  127. }
  128. for (i = 0; i < SRDS1_MAX_LANES; i++) {
  129. if (serdes1_cfg_tbl[srds_cfg][i] == device)
  130. return 1;
  131. if (serdes2_cfg_tbl[srds_cfg][i] == device)
  132. return 1;
  133. }
  134. return 0;
  135. }
  136. /*
  137. * Returns the name of the slot to which the PCIe or SATA controller is
  138. * connected
  139. */
  140. const char *serdes_slot_name(enum srds_prtcl device)
  141. {
  142. ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
  143. u32 pordevsr = in_be32(&gur->pordevsr);
  144. unsigned int srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
  145. MPC85xx_PORDEVSR_IO_SEL_SHIFT;
  146. enum slot_id slot = serdes_dev_slot[srds_cfg][device];
  147. const char *name = slot_names[slot];
  148. if (name)
  149. return name;
  150. else
  151. return "Nothing";
  152. }