PMC405.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * (C) Copyright 2001-2004
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. */
  28. #define CONFIG_405GP 1 /* This is a PPC405 CPU */
  29. #define CONFIG_4xx 1 /* ...member of PPC4xx family */
  30. #define CONFIG_PMC405 1 /* ...on a PMC405 board */
  31. #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
  32. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  33. #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
  34. #define CONFIG_BAUDRATE 9600
  35. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  36. #undef CONFIG_BOOTARGS
  37. #undef CONFIG_BOOTCOMMAND
  38. #define CONFIG_PREBOOT /* enable preboot variable */
  39. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  40. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  41. #define CONFIG_NET_MULTI 1
  42. #undef CONFIG_HAS_ETH1
  43. #define CONFIG_PPC4xx_EMAC
  44. #define CONFIG_MII 1 /* MII PHY management */
  45. #define CONFIG_PHY_ADDR 0 /* PHY address */
  46. #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
  47. #define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
  48. /*
  49. * BOOTP options
  50. */
  51. #define CONFIG_BOOTP_BOOTFILESIZE
  52. #define CONFIG_BOOTP_BOOTPATH
  53. #define CONFIG_BOOTP_GATEWAY
  54. #define CONFIG_BOOTP_HOSTNAME
  55. /*
  56. * Command line configuration.
  57. */
  58. #include <config_cmd_default.h>
  59. #define CONFIG_CMD_BSP
  60. #define CONFIG_CMD_PCI
  61. #define CONFIG_CMD_IRQ
  62. #define CONFIG_CMD_ELF
  63. #define CONFIG_CMD_DATE
  64. #define CONFIG_CMD_JFFS2
  65. #define CONFIG_CMD_MII
  66. #define CONFIG_CMD_I2C
  67. #define CONFIG_CMD_PING
  68. #define CONFIG_CMD_UNIVERSE
  69. #define CONFIG_CMD_EEPROM
  70. #define CONFIG_MAC_PARTITION
  71. #define CONFIG_DOS_PARTITION
  72. #undef CONFIG_WATCHDOG /* watchdog disabled */
  73. #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible */
  74. #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
  75. #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
  76. /*
  77. * Miscellaneous configurable options
  78. */
  79. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  80. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  81. #undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  82. #ifdef CONFIG_SYS_HUSH_PARSER
  83. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  84. #endif
  85. #if defined(CONFIG_CMD_KGDB)
  86. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  87. #else
  88. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  89. #endif
  90. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  91. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  92. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Sz */
  93. #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
  94. #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console info */
  95. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  96. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  97. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  98. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock */
  99. #define CONFIG_SYS_BASE_BAUD 691200
  100. /* The following table includes the supported baudrates */
  101. #define CONFIG_SYS_BAUDRATE_TABLE \
  102. { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
  103. 57600, 115200, 230400, 460800, 921600 }
  104. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  105. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  106. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  107. #define CONFIG_LOOPW 1 /* enable loopw command */
  108. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  109. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  110. #define CONFIG_SYS_RX_ETH_BUFFER 16
  111. /*
  112. * PCI stuff
  113. */
  114. #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
  115. #define PCI_HOST_FORCE 1 /* configure as pci host */
  116. #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
  117. #define CONFIG_PCI /* include pci support */
  118. #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
  119. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  120. /* resource configuration */
  121. #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
  122. #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config */
  123. #define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable */
  124. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
  125. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID_NONMONARCH 0x0408 /* PCI Device ID */
  126. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID_MONARCH 0x0409 /* PCI Device ID */
  127. #define CONFIG_SYS_PCI_SUBSYS_DEVICEID pmc405_pci_subsys_deviceid()
  128. #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* Processor/PPC */
  129. #define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
  130. #define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable */
  131. #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
  132. #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs */
  133. #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
  134. #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
  135. /*
  136. * Start addresses for the final memory configuration
  137. * (Set up by the startup code)
  138. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  139. */
  140. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  141. #define CONFIG_SYS_MONITOR_BASE 0xFFFC0000
  142. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* 256 kB for Monitor */
  143. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* 128 kB for malloc() */
  144. /*
  145. * For booting Linux, the board info and command line data
  146. * have to be in the first 8 MB of memory, since this is
  147. * the maximum mapped by the Linux kernel during initialization.
  148. */
  149. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  150. /*
  151. * FLASH organization
  152. */
  153. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  154. #define CONFIG_SYS_FLASH_INCREMENT 0x01000000
  155. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  156. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  157. #define CONFIG_SYS_FLASH_PROTECTION 1 /* don't use hardware protection */
  158. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (faster) */
  159. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
  160. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
  161. CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT}
  162. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
  163. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on fli */
  164. /*
  165. * JFFS2 partitions - second bank contains u-boot
  166. * No command line, one static partition, whole device
  167. */
  168. #undef CONFIG_JFFS2_CMDLINE
  169. #define CONFIG_JFFS2_DEV "nor0"
  170. #define CONFIG_JFFS2_PART_SIZE 0x01b00000
  171. #define CONFIG_JFFS2_PART_OFFSET 0x00400000
  172. /*
  173. * mtdparts command line support
  174. * Note: fake mtd_id used, no linux mtd map file
  175. */
  176. #define CONFIG_JFFS2_CMDLINE
  177. #define MTDIDS_DEFAULT "nor0=pmc405-0"
  178. #define MTDPARTS_DEFAULT "mtdparts=pmc405-0:-(jffs2)"
  179. /*
  180. * Environment Variable setup
  181. */
  182. #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  183. /* environment starts at the beginning of the EEPROM */
  184. #define CONFIG_ENV_OFFSET 0x000
  185. #define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars */
  186. #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
  187. #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
  188. /*
  189. * I2C EEPROM (CAT24WC16) for environment
  190. */
  191. #define CONFIG_HARD_I2C /* I2c with hardware support */
  192. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  193. #define CONFIG_SYS_I2C_SLAVE 0x7F
  194. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
  195. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
  196. /* mask of address bits that overflow into the "EEPROM chip address" */
  197. #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
  198. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
  199. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  200. /*
  201. * External Bus Controller (EBC) Setup
  202. */
  203. #define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
  204. #define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
  205. #define CAN_BA 0xF0000000 /* CAN Base Addres */
  206. #define RTC_BA 0xF0000500 /* RTC Base Address */
  207. #define NVRAM_BA 0xF0200000 /* NVRAM Base Address */
  208. /* Memory Bank 0 (Flash Bank 0) initialization */
  209. #define CONFIG_SYS_EBC_PB0AP 0x92015480
  210. /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit */
  211. #define CONFIG_SYS_EBC_PB0CR (FLASH0_BA | 0x9A000)
  212. /* Memory Bank 1 (Flash Bank 1) initialization */
  213. #define CONFIG_SYS_EBC_PB1AP 0x92015480
  214. /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
  215. #define CONFIG_SYS_EBC_PB1CR (FLASH1_BA | 0x9A000)
  216. /* Memory Bank 2 (CAN0, 1, RTC) initialization */
  217. /* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
  218. #define CONFIG_SYS_EBC_PB2AP 0x03000440
  219. /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  220. #define CONFIG_SYS_EBC_PB2CR (CAN_BA | 0x18000)
  221. /* Memory Bank 3 -> unused */
  222. /* Memory Bank 4 (NVRAM) initialization */
  223. /* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
  224. #define CONFIG_SYS_EBC_PB4AP 0x03000440
  225. /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
  226. #define CONFIG_SYS_EBC_PB4CR (NVRAM_BA | 0x18000)
  227. /*
  228. * FPGA stuff
  229. */
  230. #define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
  231. #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
  232. /* FPGA program pin configuration */
  233. #define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (output) */
  234. #define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (output) */
  235. #define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO pin (output) */
  236. #define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
  237. #define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI pin (input) */
  238. /* pass Ethernet MAC to VxWorks */
  239. #define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000
  240. /*
  241. * GPIOs
  242. */
  243. #define CONFIG_SYS_NONMONARCH (0x80000000 >> 14) /* GPIO14 */
  244. #define CONFIG_SYS_XEREADY (0x80000000 >> 15) /* GPIO15 */
  245. #define CONFIG_SYS_INTA_FAKE (0x80000000 >> 19) /* GPIO19 */
  246. #define CONFIG_SYS_SELF_RST (0x80000000 >> 21) /* GPIO21 */
  247. #define CONFIG_SYS_REV1_2 (0x80000000 >> 23) /* GPIO23 */
  248. /*
  249. * Definitions for initial stack pointer and data area (in data cache)
  250. */
  251. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  252. #define CONFIG_SYS_TEMP_STACK_OCM 1
  253. /* On Chip Memory location */
  254. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  255. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  256. /* inside of SDRAM */
  257. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
  258. /* End of used area in RAM */
  259. #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE
  260. /* size in bytes reserved for initial data */
  261. #define CONFIG_SYS_GBL_DATA_SIZE 128
  262. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - \
  263. CONFIG_SYS_GBL_DATA_SIZE)
  264. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  265. /*
  266. * Internal Definitions
  267. *
  268. * Boot Flags
  269. */
  270. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  271. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  272. #endif /* __CONFIG_H */