mx35pdk.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * Copyright (C) 2007, Guennadi Liakhovetski <lg@denx.de>
  3. *
  4. * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <asm/io.h>
  26. #include <asm/errno.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/crm_regs.h>
  29. #include <asm/arch/mx35_pins.h>
  30. #include <asm/arch/iomux.h>
  31. #include <i2c.h>
  32. #include <fsl_pmic.h>
  33. #include <mc9sdz60.h>
  34. #include <mc13892.h>
  35. #include <linux/types.h>
  36. #include <asm/gpio.h>
  37. #include <asm/arch/sys_proto.h>
  38. #include <netdev.h>
  39. #ifndef BOARD_LATE_INIT
  40. #error "BOARD_LATE_INIT must be set for this board"
  41. #endif
  42. #ifndef CONFIG_BOARD_EARLY_INIT_F
  43. #error "CONFIG_BOARD_EARLY_INIT_F must be set for this board"
  44. #endif
  45. DECLARE_GLOBAL_DATA_PTR;
  46. int dram_init(void)
  47. {
  48. u32 size1, size2;
  49. size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
  50. size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
  51. gd->ram_size = size1 + size2;
  52. return 0;
  53. }
  54. void dram_init_banksize(void)
  55. {
  56. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  57. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  58. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  59. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  60. }
  61. static void setup_iomux_i2c(void)
  62. {
  63. int pad;
  64. /* setup pins for I2C1 */
  65. mxc_request_iomux(MX35_PIN_I2C1_CLK, MUX_CONFIG_SION);
  66. mxc_request_iomux(MX35_PIN_I2C1_DAT, MUX_CONFIG_SION);
  67. pad = (PAD_CTL_HYS_SCHMITZ | PAD_CTL_PKE_ENABLE \
  68. | PAD_CTL_PUE_PUD | PAD_CTL_ODE_OpenDrain);
  69. mxc_iomux_set_pad(MX35_PIN_I2C1_CLK, pad);
  70. mxc_iomux_set_pad(MX35_PIN_I2C1_DAT, pad);
  71. }
  72. static void setup_iomux_spi(void)
  73. {
  74. mxc_request_iomux(MX35_PIN_CSPI1_MOSI, MUX_CONFIG_SION);
  75. mxc_request_iomux(MX35_PIN_CSPI1_MISO, MUX_CONFIG_SION);
  76. mxc_request_iomux(MX35_PIN_CSPI1_SS0, MUX_CONFIG_SION);
  77. mxc_request_iomux(MX35_PIN_CSPI1_SS1, MUX_CONFIG_SION);
  78. mxc_request_iomux(MX35_PIN_CSPI1_SCLK, MUX_CONFIG_SION);
  79. }
  80. static void setup_iomux_fec(void)
  81. {
  82. int pad;
  83. /* setup pins for FEC */
  84. mxc_request_iomux(MX35_PIN_FEC_TX_CLK, MUX_CONFIG_FUNC);
  85. mxc_request_iomux(MX35_PIN_FEC_RX_CLK, MUX_CONFIG_FUNC);
  86. mxc_request_iomux(MX35_PIN_FEC_RX_DV, MUX_CONFIG_FUNC);
  87. mxc_request_iomux(MX35_PIN_FEC_COL, MUX_CONFIG_FUNC);
  88. mxc_request_iomux(MX35_PIN_FEC_RDATA0, MUX_CONFIG_FUNC);
  89. mxc_request_iomux(MX35_PIN_FEC_TDATA0, MUX_CONFIG_FUNC);
  90. mxc_request_iomux(MX35_PIN_FEC_TX_EN, MUX_CONFIG_FUNC);
  91. mxc_request_iomux(MX35_PIN_FEC_MDC, MUX_CONFIG_FUNC);
  92. mxc_request_iomux(MX35_PIN_FEC_MDIO, MUX_CONFIG_FUNC);
  93. mxc_request_iomux(MX35_PIN_FEC_TX_ERR, MUX_CONFIG_FUNC);
  94. mxc_request_iomux(MX35_PIN_FEC_RX_ERR, MUX_CONFIG_FUNC);
  95. mxc_request_iomux(MX35_PIN_FEC_CRS, MUX_CONFIG_FUNC);
  96. mxc_request_iomux(MX35_PIN_FEC_RDATA1, MUX_CONFIG_FUNC);
  97. mxc_request_iomux(MX35_PIN_FEC_TDATA1, MUX_CONFIG_FUNC);
  98. mxc_request_iomux(MX35_PIN_FEC_RDATA2, MUX_CONFIG_FUNC);
  99. mxc_request_iomux(MX35_PIN_FEC_TDATA2, MUX_CONFIG_FUNC);
  100. mxc_request_iomux(MX35_PIN_FEC_RDATA3, MUX_CONFIG_FUNC);
  101. mxc_request_iomux(MX35_PIN_FEC_TDATA3, MUX_CONFIG_FUNC);
  102. pad = (PAD_CTL_DRV_3_3V | PAD_CTL_PUE_PUD | PAD_CTL_ODE_CMOS | \
  103. PAD_CTL_DRV_NORMAL | PAD_CTL_SRE_SLOW);
  104. mxc_iomux_set_pad(MX35_PIN_FEC_TX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \
  105. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  106. mxc_iomux_set_pad(MX35_PIN_FEC_RX_CLK, pad | PAD_CTL_HYS_SCHMITZ | \
  107. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  108. mxc_iomux_set_pad(MX35_PIN_FEC_RX_DV, pad | PAD_CTL_HYS_SCHMITZ | \
  109. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  110. mxc_iomux_set_pad(MX35_PIN_FEC_COL, pad | PAD_CTL_HYS_SCHMITZ | \
  111. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  112. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA0, pad | PAD_CTL_HYS_SCHMITZ | \
  113. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  114. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA0, pad | PAD_CTL_HYS_CMOS | \
  115. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  116. mxc_iomux_set_pad(MX35_PIN_FEC_TX_EN, pad | PAD_CTL_HYS_CMOS | \
  117. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  118. mxc_iomux_set_pad(MX35_PIN_FEC_MDC, pad | PAD_CTL_HYS_CMOS | \
  119. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  120. mxc_iomux_set_pad(MX35_PIN_FEC_MDIO, pad | PAD_CTL_HYS_SCHMITZ | \
  121. PAD_CTL_PKE_ENABLE | PAD_CTL_22K_PU);
  122. mxc_iomux_set_pad(MX35_PIN_FEC_TX_ERR, pad | PAD_CTL_HYS_CMOS | \
  123. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  124. mxc_iomux_set_pad(MX35_PIN_FEC_RX_ERR, pad | PAD_CTL_HYS_SCHMITZ | \
  125. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  126. mxc_iomux_set_pad(MX35_PIN_FEC_CRS, pad | PAD_CTL_HYS_SCHMITZ | \
  127. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  128. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA1, pad | PAD_CTL_HYS_SCHMITZ | \
  129. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  130. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA1, pad | PAD_CTL_HYS_CMOS | \
  131. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  132. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA2, pad | PAD_CTL_HYS_SCHMITZ | \
  133. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  134. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA2, pad | PAD_CTL_HYS_CMOS | \
  135. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  136. mxc_iomux_set_pad(MX35_PIN_FEC_RDATA3, pad | PAD_CTL_HYS_SCHMITZ | \
  137. PAD_CTL_PKE_ENABLE | PAD_CTL_100K_PD);
  138. mxc_iomux_set_pad(MX35_PIN_FEC_TDATA3, pad | PAD_CTL_HYS_CMOS | \
  139. PAD_CTL_PKE_NONE | PAD_CTL_100K_PD);
  140. }
  141. int board_early_init_f(void)
  142. {
  143. struct ccm_regs *ccm =
  144. (struct ccm_regs *)IMX_CCM_BASE;
  145. /* enable clocks */
  146. writel(readl(&ccm->cgr0) |
  147. MXC_CCM_CGR0_EMI_MASK |
  148. MXC_CCM_CGR0_EDI0_MASK |
  149. MXC_CCM_CGR0_EPIT1_MASK,
  150. &ccm->cgr0);
  151. writel(readl(&ccm->cgr1) |
  152. MXC_CCM_CGR1_FEC_MASK |
  153. MXC_CCM_CGR1_GPIO1_MASK |
  154. MXC_CCM_CGR1_GPIO2_MASK |
  155. MXC_CCM_CGR1_GPIO3_MASK |
  156. MXC_CCM_CGR1_I2C1_MASK |
  157. MXC_CCM_CGR1_I2C2_MASK |
  158. MXC_CCM_CGR1_IPU_MASK,
  159. &ccm->cgr1);
  160. /* Setup NAND */
  161. __raw_writel(readl(&ccm->rcsr) | MXC_CCM_RCSR_NFC_FMS, &ccm->rcsr);
  162. setup_iomux_i2c();
  163. setup_iomux_fec();
  164. setup_iomux_spi();
  165. return 0;
  166. }
  167. int board_init(void)
  168. {
  169. gd->bd->bi_arch_number = MACH_TYPE_MX35_3DS; /* board id for linux */
  170. /* address of boot parameters */
  171. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  172. return 0;
  173. }
  174. static inline int pmic_detect(void)
  175. {
  176. int id;
  177. id = pmic_reg_read(REG_IDENTIFICATION);
  178. id = (id >> 6) & 0x7;
  179. if (id == 0x7)
  180. return 1;
  181. return 0;
  182. }
  183. u32 get_board_rev(void)
  184. {
  185. int rev;
  186. rev = pmic_detect();
  187. return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8;
  188. }
  189. int board_late_init(void)
  190. {
  191. u8 val;
  192. u32 pmic_val;
  193. if (pmic_detect()) {
  194. mxc_request_iomux(MX35_PIN_WATCHDOG_RST, MUX_CONFIG_SION |
  195. MUX_CONFIG_ALT1);
  196. pmic_val = pmic_reg_read(REG_SETTING_0);
  197. pmic_reg_write(REG_SETTING_0, pmic_val | VO_1_30V | VO_1_50V);
  198. pmic_val = pmic_reg_read(REG_MODE_0);
  199. pmic_reg_write(REG_MODE_0, pmic_val | VGEN3EN);
  200. mxc_request_iomux(MX35_PIN_COMPARE, MUX_CONFIG_GPIO);
  201. mxc_iomux_set_input(MUX_IN_GPIO1_IN_5, INPUT_CTL_PATH0);
  202. gpio_direction_output(37, 1);
  203. }
  204. val = mc9sdz60_reg_read(MC9SDZ60_REG_GPIO_1) | 0x04;
  205. mc9sdz60_reg_write(MC9SDZ60_REG_GPIO_1, val);
  206. mdelay(200);
  207. val = mc9sdz60_reg_read(MC9SDZ60_REG_RESET_1) & 0x7F;
  208. mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
  209. mdelay(200);
  210. val |= 0x80;
  211. mc9sdz60_reg_write(MC9SDZ60_REG_RESET_1, val);
  212. return 0;
  213. }
  214. int checkboard(void)
  215. {
  216. struct ccm_regs *ccm =
  217. (struct ccm_regs *)IMX_CCM_BASE;
  218. u32 cpu_rev = get_cpu_rev();
  219. /*
  220. * Be sure that I2C is initialized to check
  221. * the board revision
  222. */
  223. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  224. /* Print board revision */
  225. printf("Board: MX35 PDK %d.0 ", ((get_board_rev() >> 8) + 1) & 0x0F);
  226. /* Print CPU revision */
  227. printf("i.MX35 %d.%d [", (cpu_rev & 0xF0) >> 4, cpu_rev & 0x0F);
  228. switch (readl(&ccm->rcsr) & 0x0F) {
  229. case 0x0000:
  230. puts("POR");
  231. break;
  232. case 0x0002:
  233. puts("JTAG");
  234. break;
  235. case 0x0004:
  236. puts("RST");
  237. break;
  238. case 0x0008:
  239. puts("WDT");
  240. break;
  241. default:
  242. puts("unknown");
  243. }
  244. puts("]\n");
  245. return 0;
  246. }
  247. int board_eth_init(bd_t *bis)
  248. {
  249. int rc = -ENODEV;
  250. #if defined(CONFIG_SMC911X)
  251. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  252. #endif
  253. cpu_eth_init(bis);
  254. return rc;
  255. }