korat.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Larry Johnson, lrj@acm.org
  4. *
  5. * (C) Copyright 2006-2007
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * (C) Copyright 2006
  9. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  10. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. /*
  28. * korat.h - configuration for Korat board
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /*
  33. * High Level Configuration Options
  34. */
  35. #define CONFIG_440EPX 1 /* Specific PPC440EPx */
  36. #define CONFIG_4xx 1 /* ... PPC4xx family */
  37. #define CONFIG_SYS_CLK_FREQ 33333333
  38. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  39. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  40. /*
  41. * Manufacturer's information serial EEPROM parameters
  42. */
  43. #define MAN_DATA_EEPROM_ADDR 0x53 /* EEPROM I2C address */
  44. #define MAN_INFO_FIELD 2
  45. #define MAN_INFO_LENGTH 9
  46. #define MAN_MAC_ADDR_FIELD 3
  47. #define MAN_MAC_ADDR_LENGTH 12
  48. /*
  49. * Base addresses -- Note these are effective addresses where the actual
  50. * resources get mapped (not physical addresses).
  51. */
  52. #define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kiB for Monitor */
  53. #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kiB for malloc() */
  54. #define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
  55. #define CFG_FLASH0_SIZE 0x01000000
  56. #define CFG_FLASH0_ADDR (-CFG_FLASH0_SIZE)
  57. #define CFG_FLASH1_TOP 0xF8000000
  58. #define CFG_FLASH1_MAX_SIZE 0x08000000
  59. #define CFG_FLASH1_ADDR (CFG_FLASH1_TOP - CFG_FLASH1_MAX_SIZE)
  60. #define CFG_FLASH_BASE CFG_FLASH1_ADDR /* start of FLASH */
  61. #define CFG_MONITOR_BASE TEXT_BASE
  62. #define CFG_OCM_BASE 0xe0010000 /* ocm */
  63. #define CFG_OCM_DATA_ADDR CFG_OCM_BASE
  64. #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
  65. #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
  66. /* Don't change either of these */
  67. #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
  68. #define CFG_USB2D0_BASE 0xe0000100
  69. #define CFG_USB_DEVICE 0xe0000000
  70. #define CFG_USB_HOST 0xe0000400
  71. #define CFG_CPLD_BASE 0xc0000000
  72. /*
  73. * Initial RAM & stack pointer
  74. */
  75. /* 440EPx has 16KB of internal SRAM, so no need for D-Cache */
  76. #undef CFG_INIT_RAM_DCACHE
  77. #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
  78. #define CFG_INIT_RAM_END (4 << 10)
  79. #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
  80. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  81. #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
  82. /*
  83. * Serial Port
  84. */
  85. #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
  86. #define CONFIG_BAUDRATE 115200
  87. #define CONFIG_SERIAL_MULTI 1
  88. /* define this if you want console on UART1 */
  89. #undef CONFIG_UART1_CONSOLE
  90. #define CFG_BAUDRATE_TABLE \
  91. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  92. /*
  93. * Environment
  94. */
  95. #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environ vars */
  96. /*
  97. * FLASH related
  98. */
  99. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  100. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  101. #define CONFIG_FLASH_CFI_LEGACY /* Allow hard-coded config for FLASH0 */
  102. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1_ADDR, CFG_FLASH0_ADDR }
  103. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  104. #define CFG_MAX_FLASH_SECT 1024 /* max number of sectors on one chip */
  105. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  106. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  107. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  108. #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
  109. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  110. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  111. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  112. #define CFG_ENV_ADDR (CFG_FLASH1_TOP - CFG_ENV_SECT_SIZE)
  113. #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  114. /* Address and size of Redundant Environment Sector */
  115. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  116. #define CFG_ENV_SIZE_REDUND CFG_ENV_SIZE
  117. /*
  118. * DDR SDRAM
  119. */
  120. #define CFG_MBYTES_SDRAM (512) /* 512 MiB TODO: remove */
  121. #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
  122. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
  123. #define CONFIG_ZERO_SDRAM /* Zero SDRAM after setup */
  124. #define CONFIG_DDR_ECC /* Use ECC when available */
  125. #define SPD_EEPROM_ADDRESS {0x50}
  126. #define CONFIG_PROG_SDRAM_TLB
  127. #define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */
  128. /* 440EPx errata CHIP 11 */
  129. /*
  130. * I2C
  131. */
  132. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  133. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  134. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  135. #define CFG_I2C_SLAVE 0x7F
  136. #define CFG_I2C_MULTI_EEPROMS
  137. #define CFG_I2C_EEPROM_ADDR (0xa8>>1)
  138. #define CFG_I2C_EEPROM_ADDR_LEN 1
  139. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  140. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  141. /* I2C RTC */
  142. #define CONFIG_RTC_M41T60 1
  143. #define CFG_I2C_RTC_ADDR 0x68
  144. /* I2C SYSMON (LM73) */
  145. #define CONFIG_DTT_LM73 1 /* National Semi's LM73 */
  146. #define CONFIG_DTT_SENSORS {2} /* Sensor addresses */
  147. #define CFG_DTT_MAX_TEMP 70
  148. #define CFG_DTT_MIN_TEMP -30
  149. #define CONFIG_PREBOOT "echo;" \
  150. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  151. "echo"
  152. #undef CONFIG_BOOTARGS
  153. /* Setup some board specific values for the default environment variables */
  154. #define CONFIG_HOSTNAME korat
  155. #define CFG_BOOTFILE "bootfile=/tftpboot/korat/uImage\0"
  156. #define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
  157. /* Note: kernel_addr and ramdisk_addr assume that FLASH1 is 64 MiB. */
  158. #define CONFIG_EXTRA_ENV_SETTINGS \
  159. CFG_BOOTFILE \
  160. CFG_ROOTPATH \
  161. "netdev=eth0\0" \
  162. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  163. "nfsroot=${serverip}:${rootpath}\0" \
  164. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  165. "addip=setenv bootargs ${bootargs} " \
  166. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  167. ":${hostname}:${netdev}:off panic=1\0" \
  168. "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
  169. "flash_nfs=run nfsargs addip addtty;" \
  170. "bootm ${kernel_addr}\0" \
  171. "flash_self=run ramargs addip addtty;" \
  172. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  173. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
  174. "bootm\0" \
  175. "kernel_addr=F4000000\0" \
  176. "ramdisk_addr=F4400000\0" \
  177. "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
  178. "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
  179. "cp.b 200000 FFFA0000 60000\0" \
  180. "upd=run load update\0" \
  181. ""
  182. #define CONFIG_BOOTCOMMAND "run flash_self"
  183. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  184. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  185. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  186. #define CONFIG_IBM_EMAC4_V4 1
  187. #define CONFIG_MII 1 /* MII PHY management */
  188. #define CONFIG_PHY_ADDR 2 /* PHY address, See schematics */
  189. #define CONFIG_PHY_DYNAMIC_ANEG 1
  190. #undef CONFIG_PHY_RESET /* Don't do software PHY reset */
  191. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  192. #define CONFIG_HAS_ETH0
  193. #define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx */
  194. /* buffers & descriptors */
  195. #define CONFIG_NET_MULTI 1
  196. #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
  197. #define CONFIG_PHY1_ADDR 3
  198. /* USB */
  199. #define CONFIG_USB_OHCI
  200. #define CONFIG_USB_STORAGE
  201. /* Comment this out to enable USB 1.1 device */
  202. #define USB_2_0_DEVICE
  203. /* Partitions */
  204. #define CONFIG_MAC_PARTITION
  205. #define CONFIG_DOS_PARTITION
  206. #define CONFIG_ISO_PARTITION
  207. /*
  208. * BOOTP options
  209. */
  210. #define CONFIG_BOOTP_BOOTFILESIZE
  211. #define CONFIG_BOOTP_BOOTPATH
  212. #define CONFIG_BOOTP_GATEWAY
  213. #define CONFIG_BOOTP_HOSTNAME
  214. #define CONFIG_BOOTP_SUBNETMASK
  215. /*
  216. * Command line configuration.
  217. */
  218. #include <config_cmd_default.h>
  219. #define CONFIG_CMD_ASKENV
  220. #define CONFIG_CMD_DATE
  221. #define CONFIG_CMD_DHCP
  222. #define CONFIG_CMD_DTT
  223. #define CONFIG_CMD_DIAG
  224. #define CONFIG_CMD_EEPROM
  225. #define CONFIG_CMD_ELF
  226. #define CONFIG_CMD_FAT
  227. #define CONFIG_CMD_I2C
  228. #define CONFIG_I2C_CMD_TREE
  229. #define CONFIG_CMD_IRQ
  230. #define CONFIG_CMD_MII
  231. #define CONFIG_CMD_NET
  232. #define CONFIG_CMD_NFS
  233. #define CONFIG_CMD_PCI
  234. #define CONFIG_CMD_PING
  235. #define CONFIG_CMD_REGINFO
  236. #define CONFIG_CMD_SDRAM
  237. #define CONFIG_CMD_USB
  238. /* POST support */
  239. #define CONFIG_POST (CFG_POST_CACHE | \
  240. CFG_POST_CPU | \
  241. CFG_POST_ECC | \
  242. CFG_POST_ETHER | \
  243. CFG_POST_FPU | \
  244. CFG_POST_I2C | \
  245. CFG_POST_MEMORY | \
  246. CFG_POST_RTC | \
  247. CFG_POST_SPR | \
  248. CFG_POST_UART)
  249. #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
  250. #define CONFIG_LOGBUFFER
  251. #define CFG_POST_CACHE_ADDR 0xC8000000 /* free virtual address */
  252. #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
  253. #define CONFIG_SUPPORT_VFAT
  254. /*
  255. * Miscellaneous configurable options
  256. */
  257. #define CFG_LONGHELP /* undef to save memory */
  258. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  259. #if defined(CONFIG_CMD_KGDB)
  260. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  261. #else
  262. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  263. #endif
  264. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)
  265. /* Print Buffer Size */
  266. #define CFG_MAXARGS 16 /* max number of command args */
  267. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  268. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  269. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  270. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  271. #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
  272. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  273. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  274. #define CONFIG_LOOPW 1 /* enable loopw command */
  275. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  276. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  277. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  278. /*
  279. * Korat-specific options
  280. */
  281. #define CFG_KORAT_MAN_RESET_MS 10000 /* timeout for manufacturer reset */
  282. /*
  283. * PCI stuff
  284. */
  285. /* General PCI */
  286. #define CONFIG_PCI /* include pci support */
  287. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  288. #define CFG_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
  289. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  290. #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */
  291. /* CFG_PCI_MEMBASE */
  292. /* Board-specific PCI */
  293. #define CFG_PCI_TARGET_INIT
  294. #define CFG_PCI_MASTER_INIT
  295. #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
  296. #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
  297. /*
  298. * For booting Linux, the board info and command line data have to be in the
  299. * first 8 MB of memory, since this is the maximum mapped by the Linux kernel
  300. * during initialization.
  301. */
  302. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  303. /*
  304. * External Bus Controller (EBC) Setup
  305. */
  306. /* Memory Bank 0 (NOR-FLASH) initialization */
  307. #if CFG_FLASH0_SIZE == 0x01000000
  308. #define CFG_EBC_PB0AP 0x04017300
  309. #define CFG_EBC_PB0CR (CFG_FLASH0_ADDR | 0x0009A000)
  310. #elif CFG_FLASH0_SIZE == 0x04000000
  311. #define CFG_EBC_PB0AP 0x04017300
  312. #define CFG_EBC_PB0CR (CFG_FLASH0_ADDR | 0x000DA000)
  313. #else
  314. #error Unable to configure chip select for current CFG_FLASH0_SIZE
  315. #endif
  316. /* Memory Bank 1 (NOR-FLASH) initialization */
  317. #if CFG_FLASH1_MAX_SIZE == 0x08000000
  318. #define CFG_EBC_PB1AP 0x04017300
  319. #define CFG_EBC_PB1CR (CFG_FLASH1_ADDR | 0x000FA000)
  320. #else
  321. #error Unable to configure chip select for current CFG_FLASH1_MAX_SIZE
  322. #endif
  323. /* Memory Bank 2 (CPLD) initialization */
  324. #define CFG_EBC_PB2AP 0x04017300
  325. #define CFG_EBC_PB2CR (CFG_CPLD_BASE | 0x00038000)
  326. /*
  327. * GPIO Setup
  328. *
  329. * Korat GPIO usage:
  330. *
  331. * Init.
  332. * Pin Source I/O value Function
  333. * ------ ------ --- ----- ---------------------------------
  334. * GPIO00 Alt1 I/O x PerAddr07
  335. * GPIO01 Alt1 I/O x PerAddr06
  336. * GPIO02 Alt1 I/O x PerAddr05
  337. * GPIO03 GPIO x x GPIO03 to expansion bus connector
  338. * GPIO04 GPIO x x GPIO04 to expansion bus connector
  339. * GPIO05 GPIO x x GPIO05 to expansion bus connector
  340. * GPIO06 Alt1 O x PerCS1 (2nd NOR flash)
  341. * GPIO07 Alt1 O x PerCS2 (CPLD)
  342. * GPIO08 Alt1 O x PerCS3 to expansion bus connector
  343. * GPIO09 Alt1 O x PerCS4 to expansion bus connector
  344. * GPIO10 Alt1 O x PerCS5 to expansion bus connector
  345. * GPIO11 Alt1 I x PerErr
  346. * GPIO12 GPIO O 0 ATMega !Reset
  347. * GPIO13 GPIO O 1 SPI Atmega !SS
  348. * GPIO14 GPIO O 1 Write protect EEPROM #1 (0xA8)
  349. * GPIO15 GPIO O 0 CPU Run LED !On
  350. * GPIO16 Alt1 O x GMC1TxD0
  351. * GPIO17 Alt1 O x GMC1TxD1
  352. * GPIO18 Alt1 O x GMC1TxD2
  353. * GPIO19 Alt1 O x GMC1TxD3
  354. * GPIO20 Alt1 I x RejectPkt0
  355. * GPIO21 Alt1 I x RejectPkt1
  356. * GPIO22 GPIO I x PGOOD_DDR
  357. * GPIO23 Alt1 O x SCPD0
  358. * GPIO24 Alt1 O x GMC0TxD2
  359. * GPIO25 Alt1 O x GMC0TxD3
  360. * GPIO26 GPIO? I/O x IIC0SDA (selected in SDR0_PFC4)
  361. * GPIO27 GPIO O 0 PHY #0 1000BASE-X select
  362. * GPIO28 GPIO O 0 PHY #1 1000BASE-X select
  363. * GPIO29 GPIO I x Test jumper !Present
  364. * GPIO30 GPIO I x SFP module #0 !Present
  365. * GPIO31 GPIO I x SFP module #1 !Present
  366. *
  367. * GPIO32 GPIO O 1 SFP module #0 Tx !Enable
  368. * GPIO33 GPIO O 1 SFP module #1 Tx !Enable
  369. * GPIO34 Alt2 I x !UART1_CTS
  370. * GPIO35 Alt2 O x !UART1_RTS
  371. * GPIO36 Alt1 I x !UART0_CTS
  372. * GPIO37 Alt1 O x !UART0_RTS
  373. * GPIO38 Alt2 O x UART1_Tx
  374. * GPIO39 Alt2 I x UART1_Rx
  375. * GPIO40 Alt1 I x IRQ0 (Ethernet 0)
  376. * GPIO41 Alt1 I x IRQ1 (Ethernet 1)
  377. * GPIO42 Alt1 I x IRQ2 (PCI interrupt)
  378. * GPIO43 Alt1 I x IRQ3 (System Alert from CPLD)
  379. * GPIO44 xxxx x x (grounded through pulldown)
  380. * GPIO45 GPIO O 0 PHY #0 Enable
  381. * GPIO46 GPIO O 0 PHY #1 Enable
  382. * GPIO47 GPIO I x Reset switch !Pressed
  383. * GPIO48 GPIO I x Shutdown switch !Pressed
  384. * GPIO49 xxxx x x (reserved for trace port)
  385. * . . . . .
  386. * . . . . .
  387. * . . . . .
  388. * GPIO63 xxxx x x (reserved for trace port)
  389. */
  390. #define CFG_GPIO_ATMEGA_RESET_ 12
  391. #define CFG_GPIO_ATMEGA_SS_ 13
  392. #define CFG_GPIO_PHY0_FIBER_SEL 27
  393. #define CFG_GPIO_PHY1_FIBER_SEL 28
  394. #define CFG_GPIO_SFP0_PRESENT_ 30
  395. #define CFG_GPIO_SFP1_PRESENT_ 31
  396. #define CFG_GPIO_SFP0_TX_EN_ 32
  397. #define CFG_GPIO_SFP1_TX_EN_ 33
  398. #define CFG_GPIO_PHY0_EN 45
  399. #define CFG_GPIO_PHY1_EN 46
  400. #define CFG_GPIO_RESET_PRESSED_ 47
  401. /*
  402. * PPC440 GPIO Configuration
  403. */
  404. #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
  405. { \
  406. /* GPIO Core 0 */ \
  407. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
  408. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
  409. {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
  410. {GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
  411. {GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
  412. {GPIO0_BASE, GPIO_DIS, GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
  413. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
  414. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
  415. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
  416. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
  417. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
  418. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
  419. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
  420. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO13 */ \
  421. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
  422. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
  423. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
  424. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
  425. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
  426. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
  427. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
  428. {GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
  429. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
  430. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
  431. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
  432. {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
  433. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
  434. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
  435. {GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
  436. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
  437. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
  438. {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
  439. }, \
  440. { \
  441. /* GPIO Core 1 */ \
  442. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
  443. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
  444. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
  445. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
  446. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
  447. {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
  448. {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
  449. {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
  450. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
  451. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
  452. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
  453. {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
  454. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
  455. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
  456. {GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
  457. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
  458. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
  459. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
  460. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
  461. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
  462. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
  463. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
  464. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
  465. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
  466. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
  467. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
  468. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
  469. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
  470. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
  471. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
  472. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
  473. {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
  474. } \
  475. }
  476. /*
  477. * Internal Definitions
  478. *
  479. * Boot Flags
  480. */
  481. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  482. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  483. #if defined(CONFIG_CMD_KGDB)
  484. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  485. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  486. #endif
  487. /* Pass open firmware flat tree */
  488. #define CONFIG_OF_LIBFDT 1
  489. #define CONFIG_OF_BOARD_SETUP 1
  490. #endif /* __CONFIG_H */