ddr_defs.h 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef _DDR_DEFS_H
  19. #define _DDR_DEFS_H
  20. #include <asm/arch/hardware.h>
  21. /* AM335X EMIF Register values */
  22. #define VTP_CTRL_READY (0x1 << 5)
  23. #define VTP_CTRL_ENABLE (0x1 << 6)
  24. #define VTP_CTRL_START_EN (0x1)
  25. #define CMD_FORCE 0x00
  26. #define CMD_DELAY 0x00
  27. #define PHY_DLL_LOCK_DIFF 0x0
  28. #define DDR_CKE_CTRL_NORMAL 0x1
  29. #define DDR2_EMIF_READ_LATENCY 0x100005 /* Enable Dynamic Power Down */
  30. #define DDR2_EMIF_TIM1 0x0666B3C9
  31. #define DDR2_EMIF_TIM2 0x243631CA
  32. #define DDR2_EMIF_TIM3 0x0000033F
  33. #define DDR2_EMIF_SDCFG 0x41805332
  34. #define DDR2_EMIF_SDREF 0x0000081a
  35. #define DDR2_DLL_LOCK_DIFF 0x0
  36. #define DDR2_RATIO 0x80
  37. #define DDR2_INVERT_CLKOUT 0x00
  38. #define DDR2_RD_DQS 0x12
  39. #define DDR2_WR_DQS 0x00
  40. #define DDR2_PHY_WRLVL 0x00
  41. #define DDR2_PHY_GATELVL 0x00
  42. #define DDR2_PHY_WR_DATA 0x40
  43. #define DDR2_PHY_FIFO_WE 0x80
  44. #define DDR2_PHY_RANK0_DELAY 0x1
  45. #define DDR2_IOCTRL_VALUE 0x18B
  46. /**
  47. * Encapsulates DDR PHY control and corresponding shadow registers.
  48. */
  49. struct ddr_phy_control {
  50. unsigned long reg;
  51. unsigned long reg_sh;
  52. unsigned long reg2;
  53. };
  54. /**
  55. * Encapsulates SDRAM timing and corresponding shadow registers.
  56. */
  57. struct sdram_timing {
  58. unsigned long time1;
  59. unsigned long time1_sh;
  60. unsigned long time2;
  61. unsigned long time2_sh;
  62. unsigned long time3;
  63. unsigned long time3_sh;
  64. };
  65. /**
  66. * Encapsulates SDRAM configuration.
  67. * (Includes refresh control registers) */
  68. struct sdram_config {
  69. unsigned long sdrcr;
  70. unsigned long sdrcr2;
  71. unsigned long refresh;
  72. unsigned long refresh_sh;
  73. };
  74. /**
  75. * Configure SDRAM
  76. */
  77. int config_sdram(struct sdram_config *cfg);
  78. /**
  79. * Set SDRAM timings
  80. */
  81. int set_sdram_timings(struct sdram_timing *val);
  82. /**
  83. * Configure DDR PHY
  84. */
  85. int config_ddr_phy(struct ddr_phy_control *cfg);
  86. /**
  87. * This structure represents the DDR registers on AM33XX devices.
  88. */
  89. struct ddr_regs {
  90. unsigned int resv0[7];
  91. unsigned int cm0csratio; /* offset 0x01C */
  92. unsigned int cm0csforce; /* offset 0x020 */
  93. unsigned int cm0csdelay; /* offset 0x024 */
  94. unsigned int cm0dldiff; /* offset 0x028 */
  95. unsigned int cm0iclkout; /* offset 0x02C */
  96. unsigned int resv1[8];
  97. unsigned int cm1csratio; /* offset 0x050 */
  98. unsigned int cm1csforce; /* offset 0x054 */
  99. unsigned int cm1csdelay; /* offset 0x058 */
  100. unsigned int cm1dldiff; /* offset 0x05C */
  101. unsigned int cm1iclkout; /* offset 0x060 */
  102. unsigned int resv2[8];
  103. unsigned int cm2csratio; /* offset 0x084 */
  104. unsigned int cm2csforce; /* offset 0x088 */
  105. unsigned int cm2csdelay; /* offset 0x08C */
  106. unsigned int cm2dldiff; /* offset 0x090 */
  107. unsigned int cm2iclkout; /* offset 0x094 */
  108. unsigned int resv3[12];
  109. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  110. unsigned int dt0rdsratio1; /* offset 0x0CC */
  111. unsigned int resv4[3];
  112. unsigned int dt0wdsratio0; /* offset 0x0DC */
  113. unsigned int dt0wdsratio1; /* offset 0x0E0 */
  114. unsigned int resv5[3];
  115. unsigned int dt0wiratio0; /* offset 0x0F0 */
  116. unsigned int dt0wiratio1; /* offset 0x0F4 */
  117. unsigned int dt0giratio0; /* offset 0x0FC */
  118. unsigned int dt0giratio1; /* offset 0x100 */
  119. unsigned int resv6[1];
  120. unsigned int dt0fwsratio0; /* offset 0x108 */
  121. unsigned int dt0fwsratio1; /* offset 0x10C */
  122. unsigned int resv7[4];
  123. unsigned int dt0wrsratio0; /* offset 0x120 */
  124. unsigned int dt0wrsratio1; /* offset 0x124 */
  125. unsigned int resv8[3];
  126. unsigned int dt0rdelays0; /* offset 0x134 */
  127. unsigned int dt0dldiff0; /* offset 0x138 */
  128. unsigned int resv9[39];
  129. unsigned int dt1rdelays0; /* offset 0x1D8 */
  130. };
  131. /**
  132. * Encapsulates DDR CMD control registers.
  133. */
  134. struct cmd_control {
  135. unsigned long cmd0csratio;
  136. unsigned long cmd0csforce;
  137. unsigned long cmd0csdelay;
  138. unsigned long cmd0dldiff;
  139. unsigned long cmd0iclkout;
  140. unsigned long cmd1csratio;
  141. unsigned long cmd1csforce;
  142. unsigned long cmd1csdelay;
  143. unsigned long cmd1dldiff;
  144. unsigned long cmd1iclkout;
  145. unsigned long cmd2csratio;
  146. unsigned long cmd2csforce;
  147. unsigned long cmd2csdelay;
  148. unsigned long cmd2dldiff;
  149. unsigned long cmd2iclkout;
  150. };
  151. /**
  152. * Encapsulates DDR DATA registers.
  153. */
  154. struct ddr_data {
  155. unsigned long datardsratio0;
  156. unsigned long datardsratio1;
  157. unsigned long datawdsratio0;
  158. unsigned long datawdsratio1;
  159. unsigned long datawiratio0;
  160. unsigned long datawiratio1;
  161. unsigned long datagiratio0;
  162. unsigned long datagiratio1;
  163. unsigned long datafwsratio0;
  164. unsigned long datafwsratio1;
  165. unsigned long datawrsratio0;
  166. unsigned long datawrsratio1;
  167. unsigned long datadldiff0;
  168. };
  169. /**
  170. * Configure DDR CMD control registers
  171. */
  172. int config_cmd_ctrl(const struct cmd_control *cmd);
  173. /**
  174. * Configure DDR DATA registers
  175. */
  176. int config_ddr_data(int data_macrono, const struct ddr_data *data);
  177. /**
  178. * This structure represents the DDR io control on AM33XX devices.
  179. */
  180. struct ddr_cmdtctrl {
  181. unsigned int resv1[1];
  182. unsigned int cm0ioctl;
  183. unsigned int cm1ioctl;
  184. unsigned int cm2ioctl;
  185. unsigned int resv2[12];
  186. unsigned int dt0ioctl;
  187. unsigned int dt1ioctl;
  188. };
  189. /**
  190. * Encapsulates DDR CMD & DATA io control registers.
  191. */
  192. struct ddr_ioctrl {
  193. unsigned long cmd1ctl;
  194. unsigned long cmd2ctl;
  195. unsigned long cmd3ctl;
  196. unsigned long data1ctl;
  197. unsigned long data2ctl;
  198. };
  199. /**
  200. * Configure DDR io control registers
  201. */
  202. int config_io_ctrl(struct ddr_ioctrl *ioctrl);
  203. struct ddr_ctrl {
  204. unsigned int ddrioctrl;
  205. unsigned int resv1[325];
  206. unsigned int ddrckectrl;
  207. };
  208. void config_ddr(short ddr_type);
  209. #endif /* _DDR_DEFS_H */