fsl_pci.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /* (C) Copyright 2007 Freescale Semiconductor, Inc.
  2. *
  3. * This program is free software; you can redistribute it and/or
  4. * modify it under the terms of the GNU General Public License as
  5. * published by the Free Software Foundation; either version 2 of
  6. * the License, or (at your option) any later version.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  16. * MA 02111-1307 USA
  17. *
  18. */
  19. #ifndef __FSL_PCI_H_
  20. #define __FSL_PCI_H_
  21. #include <asm/fsl_law.h>
  22. int is_fsl_pci_agent(enum law_trgt_if trgt, u32 host_agent);
  23. int is_fsl_pci_cfg(enum law_trgt_if trgt, u32 io_sel);
  24. int fsl_is_pci_agent(struct pci_controller *hose);
  25. void fsl_pci_init(struct pci_controller *hose, u32 cfg_addr, u32 cfg_data);
  26. void fsl_pci_config_unlock(struct pci_controller *hose);
  27. void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  28. struct pci_controller *hose);
  29. /*
  30. * Common PCI/PCIE Register structure for mpc85xx and mpc86xx
  31. */
  32. /*
  33. * PCI Translation Registers
  34. */
  35. typedef struct pci_outbound_window {
  36. u32 potar; /* 0x00 - Address */
  37. u32 potear; /* 0x04 - Address Extended */
  38. u32 powbar; /* 0x08 - Window Base Address */
  39. u32 res1;
  40. u32 powar; /* 0x10 - Window Attributes */
  41. #define POWAR_EN 0x80000000
  42. #define POWAR_IO_READ 0x00080000
  43. #define POWAR_MEM_READ 0x00040000
  44. #define POWAR_IO_WRITE 0x00008000
  45. #define POWAR_MEM_WRITE 0x00004000
  46. u32 res2[3];
  47. } pot_t;
  48. typedef struct pci_inbound_window {
  49. u32 pitar; /* 0x00 - Address */
  50. u32 res1;
  51. u32 piwbar; /* 0x08 - Window Base Address */
  52. u32 piwbear; /* 0x0c - Window Base Address Extended */
  53. u32 piwar; /* 0x10 - Window Attributes */
  54. #define PIWAR_EN 0x80000000
  55. #define PIWAR_PF 0x20000000
  56. #define PIWAR_LOCAL 0x00f00000
  57. #define PIWAR_READ_SNOOP 0x00050000
  58. #define PIWAR_WRITE_SNOOP 0x00005000
  59. u32 res2[3];
  60. } pit_t;
  61. /* PCI/PCI Express Registers */
  62. typedef struct ccsr_pci {
  63. u32 cfg_addr; /* 0x000 - PCI Configuration Address Register */
  64. u32 cfg_data; /* 0x004 - PCI Configuration Data Register */
  65. u32 int_ack; /* 0x008 - PCI Interrupt Acknowledge Register */
  66. u32 out_comp_to; /* 0x00C - PCI Outbound Completion Timeout Register */
  67. u32 out_conf_to; /* 0x010 - PCI Configuration Timeout Register */
  68. u32 config; /* 0x014 - PCIE CONFIG Register */
  69. char res2[8];
  70. u32 pme_msg_det; /* 0x020 - PCIE PME & message detect register */
  71. u32 pme_msg_dis; /* 0x024 - PCIE PME & message disable register */
  72. u32 pme_msg_int_en; /* 0x028 - PCIE PME & message interrupt enable register */
  73. u32 pm_command; /* 0x02c - PCIE PM Command register */
  74. char res4[3016]; /* (- #xbf8 #x30)3016 */
  75. u32 block_rev1; /* 0xbf8 - PCIE Block Revision register 1 */
  76. u32 block_rev2; /* 0xbfc - PCIE Block Revision register 2 */
  77. pot_t pot[5]; /* 0xc00 - 0xc9f Outbound ATMU's 0, 1, 2, 3, and 4 */
  78. u32 res5[64];
  79. pit_t pit[3]; /* 0xda0 - 0xdff Inbound ATMU's 3, 2, and 1 */
  80. #define PIT3 0
  81. #define PIT2 1
  82. #define PIT1 2
  83. #if 0
  84. u32 potar0; /* 0xc00 - PCI Outbound Transaction Address Register 0 */
  85. u32 potear0; /* 0xc04 - PCI Outbound Translation Extended Address Register 0 */
  86. char res5[8];
  87. u32 powar0; /* 0xc10 - PCI Outbound Window Attributes Register 0 */
  88. char res6[12];
  89. u32 potar1; /* 0xc20 - PCI Outbound Transaction Address Register 1 */
  90. u32 potear1; /* 0xc24 - PCI Outbound Translation Extended Address Register 1 */
  91. u32 powbar1; /* 0xc28 - PCI Outbound Window Base Address Register 1 */
  92. char res7[4];
  93. u32 powar1; /* 0xc30 - PCI Outbound Window Attributes Register 1 */
  94. char res8[12];
  95. u32 potar2; /* 0xc40 - PCI Outbound Transaction Address Register 2 */
  96. u32 potear2; /* 0xc44 - PCI Outbound Translation Extended Address Register 2 */
  97. u32 powbar2; /* 0xc48 - PCI Outbound Window Base Address Register 2 */
  98. char res9[4];
  99. u32 powar2; /* 0xc50 - PCI Outbound Window Attributes Register 2 */
  100. char res10[12];
  101. u32 potar3; /* 0xc60 - PCI Outbound Transaction Address Register 3 */
  102. u32 potear3; /* 0xc64 - PCI Outbound Translation Extended Address Register 3 */
  103. u32 powbar3; /* 0xc68 - PCI Outbound Window Base Address Register 3 */
  104. char res11[4];
  105. u32 powar3; /* 0xc70 - PCI Outbound Window Attributes Register 3 */
  106. char res12[12];
  107. u32 potar4; /* 0xc80 - PCI Outbound Transaction Address Register 4 */
  108. u32 potear4; /* 0xc84 - PCI Outbound Translation Extended Address Register 4 */
  109. u32 powbar4; /* 0xc88 - PCI Outbound Window Base Address Register 4 */
  110. char res13[4];
  111. u32 powar4; /* 0xc90 - PCI Outbound Window Attributes Register 4 */
  112. char res14[268];
  113. u32 pitar3; /* 0xda0 - PCI Inbound Translation Address Register 3 */
  114. char res15[4];
  115. u32 piwbar3; /* 0xda8 - PCI Inbound Window Base Address Register 3 */
  116. u32 piwbear3; /* 0xdac - PCI Inbound Window Base Extended Address Register 3 */
  117. u32 piwar3; /* 0xdb0 - PCI Inbound Window Attributes Register 3 */
  118. char res16[12];
  119. u32 pitar2; /* 0xdc0 - PCI Inbound Translation Address Register 2 */
  120. char res17[4];
  121. u32 piwbar2; /* 0xdc8 - PCI Inbound Window Base Address Register 2 */
  122. u32 piwbear2; /* 0xdcc - PCI Inbound Window Base Extended Address Register 2 */
  123. u32 piwar2; /* 0xdd0 - PCI Inbound Window Attributes Register 2 */
  124. char res18[12];
  125. u32 pitar1; /* 0xde0 - PCI Inbound Translation Address Register 1 */
  126. char res19[4];
  127. u32 piwbar1; /* 0xde8 - PCI Inbound Window Base Address Register 1 */
  128. char res20[4];
  129. u32 piwar1; /* 0xdf0 - PCI Inbound Window Attributes Register 1 */
  130. char res21[12];
  131. #endif
  132. u32 pedr; /* 0xe00 - PCI Error Detect Register */
  133. u32 pecdr; /* 0xe04 - PCI Error Capture Disable Register */
  134. u32 peer; /* 0xe08 - PCI Error Interrupt Enable Register */
  135. u32 peattrcr; /* 0xe0c - PCI Error Attributes Capture Register */
  136. u32 peaddrcr; /* 0xe10 - PCI Error Address Capture Register */
  137. /* u32 perr_disr * 0xe10 - PCIE Erorr Disable Register */
  138. u32 peextaddrcr; /* 0xe14 - PCI Error Extended Address Capture Register */
  139. u32 pedlcr; /* 0xe18 - PCI Error Data Low Capture Register */
  140. u32 pedhcr; /* 0xe1c - PCI Error Error Data High Capture Register */
  141. u32 gas_timr; /* 0xe20 - PCI Gasket Timer Register */
  142. /* u32 perr_cap_stat; * 0xe20 - PCIE Error Capture Status Register */
  143. char res22[4];
  144. u32 perr_cap0; /* 0xe28 - PCIE Error Capture Register 0 */
  145. u32 perr_cap1; /* 0xe2c - PCIE Error Capture Register 1 */
  146. u32 perr_cap2; /* 0xe30 - PCIE Error Capture Register 2 */
  147. u32 perr_cap3; /* 0xe34 - PCIE Error Capture Register 3 */
  148. char res23[200];
  149. u32 pdb_stat; /* 0xf00 - PCIE Debug Status */
  150. char res24[252];
  151. } ccsr_fsl_pci_t;
  152. struct fsl_pci_info {
  153. unsigned long regs;
  154. pci_addr_t mem_bus;
  155. phys_size_t mem_phys;
  156. pci_size_t mem_size;
  157. pci_addr_t io_bus;
  158. phys_size_t io_phys;
  159. pci_size_t io_size;
  160. int pci_num;
  161. };
  162. int fsl_pci_init_port(struct fsl_pci_info *pci_info,
  163. struct pci_controller *hose, int busno);
  164. #define SET_STD_PCI_INFO(x, num) \
  165. { \
  166. x.regs = CONFIG_SYS_PCI##num##_ADDR; \
  167. x.mem_bus = CONFIG_SYS_PCI##num##_MEM_BUS; \
  168. x.mem_phys = CONFIG_SYS_PCI##num##_MEM_PHYS; \
  169. x.mem_size = CONFIG_SYS_PCI##num##_MEM_SIZE; \
  170. x.io_bus = CONFIG_SYS_PCI##num##_IO_BUS; \
  171. x.io_phys = CONFIG_SYS_PCI##num##_IO_PHYS; \
  172. x.io_size = CONFIG_SYS_PCI##num##_IO_SIZE; \
  173. x.pci_num = num; \
  174. }
  175. #define SET_STD_PCIE_INFO(x, num) \
  176. { \
  177. x.regs = CONFIG_SYS_PCIE##num##_ADDR; \
  178. x.mem_bus = CONFIG_SYS_PCIE##num##_MEM_BUS; \
  179. x.mem_phys = CONFIG_SYS_PCIE##num##_MEM_PHYS; \
  180. x.mem_size = CONFIG_SYS_PCIE##num##_MEM_SIZE; \
  181. x.io_bus = CONFIG_SYS_PCIE##num##_IO_BUS; \
  182. x.io_phys = CONFIG_SYS_PCIE##num##_IO_PHYS; \
  183. x.io_size = CONFIG_SYS_PCIE##num##_IO_SIZE; \
  184. x.pci_num = num; \
  185. }
  186. #endif