speed.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278
  1. /*
  2. * Copyright 2004, 2007-2009 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Xianghua Xiao, (X.Xiao@motorola.com)
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <ppc_asm.tmpl>
  30. #include <asm/processor.h>
  31. #include <asm/io.h>
  32. DECLARE_GLOBAL_DATA_PTR;
  33. /* --------------------------------------------------------------- */
  34. void get_sys_info (sys_info_t * sysInfo)
  35. {
  36. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  37. #ifdef CONFIG_FSL_CORENET
  38. volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
  39. const u8 core_cplx_PLL[16] = {
  40. [ 0] = 0, /* CC1 PPL / 1 */
  41. [ 1] = 0, /* CC1 PPL / 2 */
  42. [ 2] = 0, /* CC1 PPL / 4 */
  43. [ 4] = 1, /* CC2 PPL / 1 */
  44. [ 5] = 1, /* CC2 PPL / 2 */
  45. [ 6] = 1, /* CC2 PPL / 4 */
  46. [ 8] = 2, /* CC3 PPL / 1 */
  47. [ 9] = 2, /* CC3 PPL / 2 */
  48. [10] = 2, /* CC3 PPL / 4 */
  49. [12] = 3, /* CC4 PPL / 1 */
  50. [13] = 3, /* CC4 PPL / 2 */
  51. [14] = 3, /* CC4 PPL / 4 */
  52. };
  53. const u8 core_cplx_PLL_div[16] = {
  54. [ 0] = 1, /* CC1 PPL / 1 */
  55. [ 1] = 2, /* CC1 PPL / 2 */
  56. [ 2] = 4, /* CC1 PPL / 4 */
  57. [ 4] = 1, /* CC2 PPL / 1 */
  58. [ 5] = 2, /* CC2 PPL / 2 */
  59. [ 6] = 4, /* CC2 PPL / 4 */
  60. [ 8] = 1, /* CC3 PPL / 1 */
  61. [ 9] = 2, /* CC3 PPL / 2 */
  62. [10] = 4, /* CC3 PPL / 4 */
  63. [12] = 1, /* CC4 PPL / 1 */
  64. [13] = 2, /* CC4 PPL / 2 */
  65. [14] = 4, /* CC4 PPL / 4 */
  66. };
  67. uint lcrr_div, i, freqCC_PLL[4], rcw_tmp;
  68. unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
  69. sysInfo->freqSystemBus = sysclk;
  70. sysInfo->freqDDRBus = sysclk;
  71. freqCC_PLL[0] = sysclk;
  72. freqCC_PLL[1] = sysclk;
  73. freqCC_PLL[2] = sysclk;
  74. freqCC_PLL[3] = sysclk;
  75. sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0xf;
  76. sysInfo->freqDDRBus *= ((in_be32(&gur->rcwsr[0]) >> 17) & 0xf);
  77. freqCC_PLL[0] *= (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
  78. freqCC_PLL[1] *= (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
  79. freqCC_PLL[2] *= (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
  80. freqCC_PLL[3] *= (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
  81. rcw_tmp = in_be32(&gur->rcwsr[3]);
  82. for (i = 0; i < cpu_numcores(); i++) {
  83. u32 c_pll_sel = (in_be32(&clk->clkc0csr + i*8) >> 27) & 0xf;
  84. u32 cplx_pll = core_cplx_PLL[c_pll_sel];
  85. sysInfo->freqProcessor[i] =
  86. freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
  87. }
  88. #define PME_CLK_SEL 0x80000000
  89. #define FM1_CLK_SEL 0x40000000
  90. #define FM2_CLK_SEL 0x20000000
  91. rcw_tmp = in_be32(&gur->rcwsr[7]);
  92. #ifdef CONFIG_SYS_DPAA_PME
  93. if (rcw_tmp & PME_CLK_SEL)
  94. sysInfo->freqPME = freqCC_PLL[2] / 2;
  95. else
  96. sysInfo->freqPME = sysInfo->freqSystemBus / 2;
  97. #endif
  98. #ifdef CONFIG_SYS_DPAA_FMAN
  99. if (rcw_tmp & FM1_CLK_SEL)
  100. sysInfo->freqFMan[0] = freqCC_PLL[2] / 2;
  101. else
  102. sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
  103. #if (CONFIG_SYS_NUM_FMAN) == 2
  104. if (rcw_tmp & FM2_CLK_SEL)
  105. sysInfo->freqFMan[1] = freqCC_PLL[2] / 2;
  106. else
  107. sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
  108. #endif
  109. #endif
  110. #else
  111. uint plat_ratio,e500_ratio,half_freqSystemBus;
  112. uint lcrr_div;
  113. int i;
  114. #ifdef CONFIG_QE
  115. u32 qe_ratio;
  116. #endif
  117. plat_ratio = (gur->porpllsr) & 0x0000003e;
  118. plat_ratio >>= 1;
  119. sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
  120. /* Divide before multiply to avoid integer
  121. * overflow for processor speeds above 2GHz */
  122. half_freqSystemBus = sysInfo->freqSystemBus/2;
  123. for (i = 0; i < cpu_numcores(); i++) {
  124. e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
  125. sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
  126. }
  127. /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
  128. sysInfo->freqDDRBus = sysInfo->freqSystemBus;
  129. #ifdef CONFIG_DDR_CLK_FREQ
  130. {
  131. u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
  132. >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
  133. if (ddr_ratio != 0x7)
  134. sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
  135. }
  136. #endif
  137. #endif
  138. #ifdef CONFIG_QE
  139. qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
  140. >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
  141. sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
  142. #endif
  143. #if defined(CONFIG_SYS_LBC_LCRR)
  144. /* We will program LCRR to this value later */
  145. lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
  146. #else
  147. {
  148. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  149. lcrr_div = in_be32(&lbc->lcrr) & LCRR_CLKDIV;
  150. }
  151. #endif
  152. if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
  153. #if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
  154. !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
  155. /*
  156. * Yes, the entire PQ38 family use the same
  157. * bit-representation for twice the clock divider values.
  158. */
  159. lcrr_div *= 2;
  160. #endif
  161. sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
  162. } else {
  163. /* In case anyone cares what the unknown value is */
  164. sysInfo->freqLocalBus = lcrr_div;
  165. }
  166. }
  167. int get_clocks (void)
  168. {
  169. sys_info_t sys_info;
  170. #ifdef CONFIG_MPC8544
  171. volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
  172. #endif
  173. #if defined(CONFIG_CPM2)
  174. volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
  175. uint sccr, dfbrg;
  176. /* set VCO = 4 * BRG */
  177. cpm->im_cpm_intctl.sccr &= 0xfffffffc;
  178. sccr = cpm->im_cpm_intctl.sccr;
  179. dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
  180. #endif
  181. get_sys_info (&sys_info);
  182. gd->cpu_clk = sys_info.freqProcessor[0];
  183. gd->bus_clk = sys_info.freqSystemBus;
  184. gd->mem_clk = sys_info.freqDDRBus;
  185. gd->lbc_clk = sys_info.freqLocalBus;
  186. #ifdef CONFIG_QE
  187. gd->qe_clk = sys_info.freqQE;
  188. gd->brg_clk = gd->qe_clk / 2;
  189. #endif
  190. /*
  191. * The base clock for I2C depends on the actual SOC. Unfortunately,
  192. * there is no pattern that can be used to determine the frequency, so
  193. * the only choice is to look up the actual SOC number and use the value
  194. * for that SOC. This information is taken from application note
  195. * AN2919.
  196. */
  197. #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
  198. defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
  199. gd->i2c1_clk = sys_info.freqSystemBus;
  200. #elif defined(CONFIG_MPC8544)
  201. /*
  202. * On the 8544, the I2C clock is the same as the SEC clock. This can be
  203. * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
  204. * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
  205. * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
  206. * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
  207. */
  208. if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
  209. gd->i2c1_clk = sys_info.freqSystemBus / 3;
  210. else
  211. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  212. #else
  213. /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
  214. gd->i2c1_clk = sys_info.freqSystemBus / 2;
  215. #endif
  216. gd->i2c2_clk = gd->i2c1_clk;
  217. #if defined(CONFIG_FSL_ESDHC)
  218. #ifdef CONFIG_MPC8569
  219. gd->sdhc_clk = gd->bus_clk;
  220. #else
  221. gd->sdhc_clk = gd->bus_clk / 2;
  222. #endif
  223. #endif /* defined(CONFIG_FSL_ESDHC) */
  224. #if defined(CONFIG_CPM2)
  225. gd->vco_out = 2*sys_info.freqSystemBus;
  226. gd->cpm_clk = gd->vco_out / 2;
  227. gd->scc_clk = gd->vco_out / 4;
  228. gd->brg_clk = gd->vco_out / (1 << (2 * (dfbrg + 1)));
  229. #endif
  230. if(gd->cpu_clk != 0) return (0);
  231. else return (1);
  232. }
  233. /********************************************
  234. * get_bus_freq
  235. * return system bus freq in Hz
  236. *********************************************/
  237. ulong get_bus_freq (ulong dummy)
  238. {
  239. return gd->bus_clk;
  240. }
  241. /********************************************
  242. * get_ddr_freq
  243. * return ddr bus freq in Hz
  244. *********************************************/
  245. ulong get_ddr_freq (ulong dummy)
  246. {
  247. return gd->mem_clk;
  248. }