release.S 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268
  1. /*
  2. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  3. * Kumar Gala <kumar.gala@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <mpc85xx.h>
  25. #include <version.h>
  26. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. /* To boot secondary cpus, we need a place for them to start up.
  32. * Normally, they start at 0xfffffffc, but that's usually the
  33. * firmware, and we don't want to have to run the firmware again.
  34. * Instead, the primary cpu will set the BPTR to point here to
  35. * this page. We then set up the core, and head to
  36. * start_secondary. Note that this means that the code below
  37. * must never exceed 1023 instructions (the branch at the end
  38. * would then be the 1024th).
  39. */
  40. .globl __secondary_start_page
  41. .align 12
  42. __secondary_start_page:
  43. /* First do some preliminary setup */
  44. lis r3, HID0_EMCP@h /* enable machine check */
  45. #ifndef CONFIG_E500MC
  46. ori r3,r3,HID0_TBEN@l /* enable Timebase */
  47. #endif
  48. #ifdef CONFIG_PHYS_64BIT
  49. ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
  50. #endif
  51. mtspr SPRN_HID0,r3
  52. #ifndef CONFIG_E500MC
  53. li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  54. mtspr SPRN_HID1,r3
  55. #endif
  56. /* Enable branch prediction */
  57. li r3,0x201
  58. mtspr SPRN_BUCSR,r3
  59. /* Ensure TB is 0 */
  60. li r3,0
  61. mttbl r3
  62. mttbu r3
  63. /* Enable/invalidate the I-Cache */
  64. mfspr r0,SPRN_L1CSR1
  65. ori r0,r0,(L1CSR1_ICFI|L1CSR1_ICE)
  66. mtspr SPRN_L1CSR1,r0
  67. isync
  68. /* Enable/invalidate the D-Cache */
  69. mfspr r0,SPRN_L1CSR0
  70. ori r0,r0,(L1CSR0_DCFI|L1CSR0_DCE)
  71. msync
  72. isync
  73. mtspr SPRN_L1CSR0,r0
  74. isync
  75. #define toreset(x) (x - __secondary_start_page + 0xfffff000)
  76. /* get our PIR to figure out our table entry */
  77. lis r3,toreset(__spin_table)@h
  78. ori r3,r3,toreset(__spin_table)@l
  79. /* r10 has the base address for the entry */
  80. mfspr r0,SPRN_PIR
  81. #ifdef CONFIG_E500MC
  82. rlwinm r4,r0,27,27,31
  83. #else
  84. mr r4,r0
  85. #endif
  86. slwi r8,r4,5
  87. add r10,r3,r8
  88. #ifdef CONFIG_BACKSIDE_L2_CACHE
  89. /* Enable/invalidate the L2 cache */
  90. msync
  91. lis r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@h
  92. ori r2,r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@l
  93. mtspr SPRN_L2CSR0,r2
  94. 1:
  95. mfspr r3,SPRN_L2CSR0
  96. and. r1,r3,r2
  97. bne 1b
  98. lis r3,CONFIG_SYS_INIT_L2CSR0@h
  99. ori r3,r3,CONFIG_SYS_INIT_L2CSR0@l
  100. mtspr SPRN_L2CSR0,r3
  101. isync
  102. 2:
  103. mfspr r3,SPRN_L2CSR0
  104. andis. r1,r3,L2CSR0_L2E@h
  105. beq 2b
  106. #endif
  107. #define EPAPR_MAGIC (0x45504150)
  108. #define ENTRY_ADDR_UPPER 0
  109. #define ENTRY_ADDR_LOWER 4
  110. #define ENTRY_R3_UPPER 8
  111. #define ENTRY_R3_LOWER 12
  112. #define ENTRY_RESV 16
  113. #define ENTRY_PIR 20
  114. #define ENTRY_R6_UPPER 24
  115. #define ENTRY_R6_LOWER 28
  116. #define ENTRY_SIZE 32
  117. /* setup the entry */
  118. li r3,0
  119. li r8,1
  120. stw r0,ENTRY_PIR(r10)
  121. stw r3,ENTRY_ADDR_UPPER(r10)
  122. stw r8,ENTRY_ADDR_LOWER(r10)
  123. stw r3,ENTRY_R3_UPPER(r10)
  124. stw r4,ENTRY_R3_LOWER(r10)
  125. stw r3,ENTRY_R6_UPPER(r10)
  126. stw r3,ENTRY_R6_LOWER(r10)
  127. /* load r13 with the address of the 'bootpg' in SDRAM */
  128. lis r13,toreset(__bootpg_addr)@h
  129. ori r13,r13,toreset(__bootpg_addr)@l
  130. lwz r13,0(r13)
  131. /* setup mapping for AS = 1, and jump there */
  132. lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
  133. mtspr SPRN_MAS0,r11
  134. lis r11,(MAS1_VALID|MAS1_IPROT)@h
  135. ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  136. mtspr SPRN_MAS1,r11
  137. oris r11,r13,(MAS2_I)@h
  138. ori r11,r13,(MAS2_I)@l
  139. mtspr SPRN_MAS2,r11
  140. oris r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@h
  141. ori r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@l
  142. mtspr SPRN_MAS3,r11
  143. tlbwe
  144. bl 1f
  145. 1: mflr r11
  146. /*
  147. * OR in 0xfff to create a mask of the bootpg SDRAM address. We use
  148. * this mask to fixup the cpu spin table and the address that we want
  149. * to jump to, eg change them from 0xfffffxxx to 0x7ffffxxx if the
  150. * bootpg is at 0x7ffff000 in SDRAM.
  151. */
  152. ori r13,r13,0xfff
  153. and r11, r11, r13
  154. and r10, r10, r13
  155. addi r11,r11,(2f-1b)
  156. mfmsr r13
  157. ori r12,r13,MSR_IS|MSR_DS@l
  158. mtspr SPRN_SRR0,r11
  159. mtspr SPRN_SRR1,r12
  160. rfi
  161. /* spin waiting for addr */
  162. 2:
  163. lwz r4,ENTRY_ADDR_LOWER(r10)
  164. andi. r11,r4,1
  165. bne 2b
  166. isync
  167. /* setup IVORs to match fixed offsets */
  168. #include "fixed_ivor.S"
  169. /* get the upper bits of the addr */
  170. lwz r11,ENTRY_ADDR_UPPER(r10)
  171. /* setup branch addr */
  172. mtspr SPRN_SRR0,r4
  173. /* mark the entry as released */
  174. li r8,3
  175. stw r8,ENTRY_ADDR_LOWER(r10)
  176. /* mask by ~64M to setup our tlb we will jump to */
  177. rlwinm r12,r4,0,0,5
  178. /* setup r3, r4, r5, r6, r7, r8, r9 */
  179. lwz r3,ENTRY_R3_LOWER(r10)
  180. li r4,0
  181. li r5,0
  182. lwz r6,ENTRY_R6_LOWER(r10)
  183. lis r7,(64*1024*1024)@h
  184. li r8,0
  185. li r9,0
  186. /* load up the pir */
  187. lwz r0,ENTRY_PIR(r10)
  188. mtspr SPRN_PIR,r0
  189. mfspr r0,SPRN_PIR
  190. stw r0,ENTRY_PIR(r10)
  191. mtspr IVPR,r12
  192. /*
  193. * Coming here, we know the cpu has one TLB mapping in TLB1[0]
  194. * which maps 0xfffff000-0xffffffff one-to-one. We set up a
  195. * second mapping that maps addr 1:1 for 64M, and then we jump to
  196. * addr
  197. */
  198. lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
  199. mtspr SPRN_MAS0,r10
  200. lis r10,(MAS1_VALID|MAS1_IPROT)@h
  201. ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
  202. mtspr SPRN_MAS1,r10
  203. /* WIMGE = 0b00000 for now */
  204. mtspr SPRN_MAS2,r12
  205. ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
  206. mtspr SPRN_MAS3,r12
  207. #ifdef CONFIG_ENABLE_36BIT_PHYS
  208. mtspr SPRN_MAS7,r11
  209. #endif
  210. tlbwe
  211. /* Now we have another mapping for this page, so we jump to that
  212. * mapping
  213. */
  214. mtspr SPRN_SRR1,r13
  215. rfi
  216. /*
  217. * Allocate some space for the SDRAM address of the bootpg.
  218. * This variable has to be in the boot page so that it can
  219. * be accessed by secondary cores when they come out of reset.
  220. */
  221. .globl __bootpg_addr
  222. __bootpg_addr:
  223. .long 0
  224. .align L1_CACHE_SHIFT
  225. .globl __spin_table
  226. __spin_table:
  227. .space CONFIG_MAX_CPUS*ENTRY_SIZE
  228. /* Fill in the empty space. The actual reset vector is
  229. * the last word of the page */
  230. __secondary_start_code_end:
  231. .space 4092 - (__secondary_start_code_end - __secondary_start_page)
  232. __secondary_reset_vector:
  233. b __secondary_start_page