canyonlands.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618
  1. /*
  2. * (C) Copyright 2008
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <ppc440.h>
  22. #include <libfdt.h>
  23. #include <fdt_support.h>
  24. #include <i2c.h>
  25. #include <asm/processor.h>
  26. #include <asm/io.h>
  27. #include <asm/mmu.h>
  28. #include <asm/4xx_pcie.h>
  29. #include <asm/gpio.h>
  30. extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define CONFIG_SYS_BCSR3_PCIE 0x10
  33. #define BOARD_CANYONLANDS_PCIE 1
  34. #define BOARD_CANYONLANDS_SATA 2
  35. #define BOARD_GLACIER 3
  36. #define BOARD_ARCHES 4
  37. /*
  38. * Override the default functions in cpu/ppc4xx/44x_spd_ddr2.c with
  39. * board specific values.
  40. */
  41. #if defined(CONFIG_ARCHES)
  42. u32 ddr_wrdtr(u32 default_val) {
  43. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_0_DEG | 0x823);
  44. }
  45. #else
  46. u32 ddr_wrdtr(u32 default_val) {
  47. return (SDRAM_WRDTR_LLWP_1_CYC | SDRAM_WRDTR_WTR_180_DEG_ADV | 0x823);
  48. }
  49. u32 ddr_clktr(u32 default_val) {
  50. return (SDRAM_CLKTR_CLKP_90_DEG_ADV);
  51. }
  52. #endif
  53. #if defined(CONFIG_ARCHES)
  54. /*
  55. * FPGA read/write helper macros
  56. */
  57. static inline int board_fpga_read(int offset)
  58. {
  59. int data;
  60. data = in_8((void *)(CONFIG_SYS_FPGA_BASE + offset));
  61. return data;
  62. }
  63. static inline void board_fpga_write(int offset, int data)
  64. {
  65. out_8((void *)(CONFIG_SYS_FPGA_BASE + offset), data);
  66. }
  67. /*
  68. * CPLD read/write helper macros
  69. */
  70. static inline int board_cpld_read(int offset)
  71. {
  72. int data;
  73. out_8((void *)(CONFIG_SYS_CPLD_ADDR), offset);
  74. data = in_8((void *)(CONFIG_SYS_CPLD_DATA));
  75. return data;
  76. }
  77. static inline void board_cpld_write(int offset, int data)
  78. {
  79. out_8((void *)(CONFIG_SYS_CPLD_ADDR), offset);
  80. out_8((void *)(CONFIG_SYS_CPLD_DATA), data);
  81. }
  82. #else
  83. static int pvr_460ex(void)
  84. {
  85. u32 pvr = get_pvr();
  86. if ((pvr == PVR_460EX_RA) || (pvr == PVR_460EX_SE_RA) ||
  87. (pvr == PVR_460EX_RB))
  88. return 1;
  89. return 0;
  90. }
  91. #endif /* defined(CONFIG_ARCHES) */
  92. int board_early_init_f(void)
  93. {
  94. #if !defined(CONFIG_ARCHES)
  95. u32 sdr0_cust0;
  96. #endif
  97. /*
  98. * Setup the interrupt controller polarities, triggers, etc.
  99. */
  100. mtdcr(uic0sr, 0xffffffff); /* clear all */
  101. mtdcr(uic0er, 0x00000000); /* disable all */
  102. mtdcr(uic0cr, 0x00000005); /* ATI & UIC1 crit are critical */
  103. mtdcr(uic0pr, 0xffffffff); /* per ref-board manual */
  104. mtdcr(uic0tr, 0x00000000); /* per ref-board manual */
  105. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 */
  106. mtdcr(uic0sr, 0xffffffff); /* clear all */
  107. mtdcr(uic1sr, 0xffffffff); /* clear all */
  108. mtdcr(uic1er, 0x00000000); /* disable all */
  109. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  110. mtdcr(uic1pr, 0xffffffff); /* per ref-board manual */
  111. mtdcr(uic1tr, 0x00000000); /* per ref-board manual */
  112. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 */
  113. mtdcr(uic1sr, 0xffffffff); /* clear all */
  114. mtdcr(uic2sr, 0xffffffff); /* clear all */
  115. mtdcr(uic2er, 0x00000000); /* disable all */
  116. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  117. mtdcr(uic2pr, 0xffffffff); /* per ref-board manual */
  118. mtdcr(uic2tr, 0x00000000); /* per ref-board manual */
  119. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 */
  120. mtdcr(uic2sr, 0xffffffff); /* clear all */
  121. mtdcr(uic3sr, 0xffffffff); /* clear all */
  122. mtdcr(uic3er, 0x00000000); /* disable all */
  123. mtdcr(uic3cr, 0x00000000); /* all non-critical */
  124. mtdcr(uic3pr, 0xffffffff); /* per ref-board manual */
  125. mtdcr(uic3tr, 0x00000000); /* per ref-board manual */
  126. mtdcr(uic3vr, 0x00000000); /* int31 highest, base=0x000 */
  127. mtdcr(uic3sr, 0xffffffff); /* clear all */
  128. #if !defined(CONFIG_ARCHES)
  129. /* SDR Setting - enable NDFC */
  130. mfsdr(SDR0_CUST0, sdr0_cust0);
  131. sdr0_cust0 = SDR0_CUST0_MUX_NDFC_SEL |
  132. SDR0_CUST0_NDFC_ENABLE |
  133. SDR0_CUST0_NDFC_BW_8_BIT |
  134. SDR0_CUST0_NDFC_ARE_MASK |
  135. SDR0_CUST0_NDFC_BAC_ENCODE(3) |
  136. (0x80000000 >> (28 + CONFIG_SYS_NAND_CS));
  137. mtsdr(SDR0_CUST0, sdr0_cust0);
  138. #endif
  139. /*
  140. * Configure PFC (Pin Function Control) registers
  141. * UART0: 4 pins
  142. */
  143. mtsdr(SDR0_PFC1, 0x00040000);
  144. /* Enable PCI host functionality in SDR0_PCI0 */
  145. mtsdr(SDR0_PCI0, 0xe0000000);
  146. #if !defined(CONFIG_ARCHES)
  147. /* Enable ethernet and take out of reset */
  148. out_8((void *)CONFIG_SYS_BCSR_BASE + 6, 0);
  149. /* Remove NOR-FLASH, NAND-FLASH & EEPROM hardware write protection */
  150. out_8((void *)CONFIG_SYS_BCSR_BASE + 5, 0);
  151. /* Enable USB host & USB-OTG */
  152. out_8((void *)CONFIG_SYS_BCSR_BASE + 7, 0);
  153. mtsdr(SDR0_SRST1, 0); /* Pull AHB out of reset default=1 */
  154. /* Setup PLB4-AHB bridge based on the system address map */
  155. mtdcr(AHB_TOP, 0x8000004B);
  156. mtdcr(AHB_BOT, 0x8000004B);
  157. if (pvr_460ex()) {
  158. /*
  159. * Configure USB-STP pins as alternate and not GPIO
  160. * It seems to be neccessary to configure the STP pins as GPIO
  161. * input at powerup (perhaps while USB reset is asserted). So
  162. * we configure those pins to their "real" function now.
  163. */
  164. gpio_config(16, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  165. gpio_config(19, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1);
  166. }
  167. #endif
  168. return 0;
  169. }
  170. #if !defined(CONFIG_ARCHES)
  171. static void canyonlands_sata_init(int board_type)
  172. {
  173. u32 reg;
  174. if (board_type == BOARD_CANYONLANDS_SATA) {
  175. /* Put SATA in reset */
  176. SDR_WRITE(SDR0_SRST1, 0x00020001);
  177. /* Set the phy for SATA, not PCI-E port 0 */
  178. reg = SDR_READ(PESDR0_PHY_CTL_RST);
  179. SDR_WRITE(PESDR0_PHY_CTL_RST, (reg & 0xeffffffc) | 0x00000001);
  180. reg = SDR_READ(PESDR0_L0CLK);
  181. SDR_WRITE(PESDR0_L0CLK, (reg & 0xfffffff8) | 0x00000007);
  182. SDR_WRITE(PESDR0_L0CDRCTL, 0x00003111);
  183. SDR_WRITE(PESDR0_L0DRV, 0x00000104);
  184. /* Bring SATA out of reset */
  185. SDR_WRITE(SDR0_SRST1, 0x00000000);
  186. }
  187. }
  188. #endif /* !defined(CONFIG_ARCHES) */
  189. int get_cpu_num(void)
  190. {
  191. int cpu = NA_OR_UNKNOWN_CPU;
  192. #if defined(CONFIG_ARCHES)
  193. int cpu_num;
  194. cpu_num = board_fpga_read(0x3);
  195. /* sanity check; assume cpu numbering starts and increments from 0 */
  196. if ((cpu_num >= 0) && (cpu_num < CONFIG_BD_NUM_CPUS))
  197. cpu = cpu_num;
  198. #endif
  199. return cpu;
  200. }
  201. #if !defined(CONFIG_ARCHES)
  202. int checkboard(void)
  203. {
  204. char *s = getenv("serial#");
  205. if (pvr_460ex()) {
  206. printf("Board: Canyonlands - AMCC PPC460EX Evaluation Board");
  207. if (in_8((void *)(CONFIG_SYS_BCSR_BASE + 3)) & CONFIG_SYS_BCSR3_PCIE)
  208. gd->board_type = BOARD_CANYONLANDS_PCIE;
  209. else
  210. gd->board_type = BOARD_CANYONLANDS_SATA;
  211. } else {
  212. printf("Board: Glacier - AMCC PPC460GT Evaluation Board");
  213. gd->board_type = BOARD_GLACIER;
  214. }
  215. switch (gd->board_type) {
  216. case BOARD_CANYONLANDS_PCIE:
  217. case BOARD_GLACIER:
  218. puts(", 2*PCIe");
  219. break;
  220. case BOARD_CANYONLANDS_SATA:
  221. puts(", 1*PCIe/1*SATA");
  222. break;
  223. }
  224. printf(", Rev. %X", in_8((void *)(CONFIG_SYS_BCSR_BASE + 0)));
  225. if (s != NULL) {
  226. puts(", serial# ");
  227. puts(s);
  228. }
  229. putc('\n');
  230. canyonlands_sata_init(gd->board_type);
  231. return (0);
  232. }
  233. #else /* defined(CONFIG_ARCHES) */
  234. int checkboard(void)
  235. {
  236. char *s = getenv("serial#");
  237. printf("Board: Arches - AMCC DUAL PPC460GT Reference Design\n");
  238. printf(" Revision %02x.%02x ",
  239. board_fpga_read(0x0), board_fpga_read(0x1));
  240. gd->board_type = BOARD_ARCHES;
  241. /* Only CPU0 has access to CPLD registers */
  242. if (get_cpu_num() == 0) {
  243. u8 cfg_sw = board_cpld_read(0x1);
  244. printf("(FPGA=%02x, CPLD=%02x)\n",
  245. board_fpga_read(0x2), board_cpld_read(0x0));
  246. printf(" Configuration Switch %d%d%d%d\n",
  247. ((cfg_sw >> 3) & 0x01),
  248. ((cfg_sw >> 2) & 0x01),
  249. ((cfg_sw >> 1) & 0x01),
  250. ((cfg_sw >> 0) & 0x01));
  251. } else
  252. printf("(FPGA=%02x, CPLD=xx)\n", board_fpga_read(0x2));
  253. if (s != NULL)
  254. printf(" Serial# %s\n", s);
  255. return 0;
  256. }
  257. #endif /* !defined(CONFIG_ARCHES) */
  258. #if defined(CONFIG_NAND_U_BOOT)
  259. /*
  260. * NAND booting U-Boot version uses a fixed initialization, since the whole
  261. * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
  262. * code.
  263. */
  264. phys_size_t initdram(int board_type)
  265. {
  266. return CONFIG_SYS_MBYTES_SDRAM << 20;
  267. }
  268. #endif
  269. /*
  270. * pci_target_init
  271. *
  272. * The bootstrap configuration provides default settings for the pci
  273. * inbound map (PIM). But the bootstrap config choices are limited and
  274. * may not be sufficient for a given board.
  275. */
  276. #if defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT)
  277. void pci_target_init(struct pci_controller * hose )
  278. {
  279. /*
  280. * Disable everything
  281. */
  282. out_le32((void *)PCIX0_PIM0SA, 0); /* disable */
  283. out_le32((void *)PCIX0_PIM1SA, 0); /* disable */
  284. out_le32((void *)PCIX0_PIM2SA, 0); /* disable */
  285. out_le32((void *)PCIX0_EROMBA, 0); /* disable expansion rom */
  286. /*
  287. * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440
  288. * strapping options to not support sizes such as 128/256 MB.
  289. */
  290. out_le32((void *)PCIX0_PIM0LAL, CONFIG_SYS_SDRAM_BASE);
  291. out_le32((void *)PCIX0_PIM0LAH, 0);
  292. out_le32((void *)PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
  293. out_le32((void *)PCIX0_BAR0, 0);
  294. /*
  295. * Program the board's subsystem id/vendor id
  296. */
  297. out_le16((void *)PCIX0_SBSYSVID, CONFIG_SYS_PCI_SUBSYS_VENDORID);
  298. out_le16((void *)PCIX0_SBSYSID, CONFIG_SYS_PCI_SUBSYS_DEVICEID);
  299. out_le16((void *)PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
  300. }
  301. #endif /* defined(CONFIG_PCI) && defined(CONFIG_SYS_PCI_TARGET_INIT) */
  302. #if defined(CONFIG_PCI)
  303. /*
  304. * is_pci_host
  305. *
  306. * This routine is called to determine if a pci scan should be
  307. * performed. With various hardware environments (especially cPCI and
  308. * PPMC) it's insufficient to depend on the state of the arbiter enable
  309. * bit in the strap register, or generic host/adapter assumptions.
  310. *
  311. * Rather than hard-code a bad assumption in the general 440 code, the
  312. * 440 pci code requires the board to decide at runtime.
  313. *
  314. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  315. */
  316. int is_pci_host(struct pci_controller *hose)
  317. {
  318. /* Board is always configured as host. */
  319. return (1);
  320. }
  321. static struct pci_controller pcie_hose[2] = {{0},{0}};
  322. void pcie_setup_hoses(int busno)
  323. {
  324. struct pci_controller *hose;
  325. int i, bus;
  326. int ret = 0;
  327. char *env;
  328. unsigned int delay;
  329. int start;
  330. /*
  331. * assume we're called after the PCIX hose is initialized, which takes
  332. * bus ID 0 and therefore start numbering PCIe's from 1.
  333. */
  334. bus = busno;
  335. /*
  336. * Canyonlands with SATA enabled has only one PCIe slot
  337. * (2nd one).
  338. */
  339. if (gd->board_type == BOARD_CANYONLANDS_SATA)
  340. start = 1;
  341. else
  342. start = 0;
  343. for (i = start; i <= 1; i++) {
  344. if (is_end_point(i))
  345. ret = ppc4xx_init_pcie_endport(i);
  346. else
  347. ret = ppc4xx_init_pcie_rootport(i);
  348. if (ret) {
  349. printf("PCIE%d: initialization as %s failed\n", i,
  350. is_end_point(i) ? "endpoint" : "root-complex");
  351. continue;
  352. }
  353. hose = &pcie_hose[i];
  354. hose->first_busno = bus;
  355. hose->last_busno = bus;
  356. hose->current_busno = bus;
  357. /* setup mem resource */
  358. pci_set_region(hose->regions + 0,
  359. CONFIG_SYS_PCIE_MEMBASE + i * CONFIG_SYS_PCIE_MEMSIZE,
  360. CONFIG_SYS_PCIE_MEMBASE + i * CONFIG_SYS_PCIE_MEMSIZE,
  361. CONFIG_SYS_PCIE_MEMSIZE,
  362. PCI_REGION_MEM);
  363. hose->region_count = 1;
  364. pci_register_hose(hose);
  365. if (is_end_point(i)) {
  366. ppc4xx_setup_pcie_endpoint(hose, i);
  367. /*
  368. * Reson for no scanning is endpoint can not generate
  369. * upstream configuration accesses.
  370. */
  371. } else {
  372. ppc4xx_setup_pcie_rootpoint(hose, i);
  373. env = getenv ("pciscandelay");
  374. if (env != NULL) {
  375. delay = simple_strtoul(env, NULL, 10);
  376. if (delay > 5)
  377. printf("Warning, expect noticable delay before "
  378. "PCIe scan due to 'pciscandelay' value!\n");
  379. mdelay(delay * 1000);
  380. }
  381. /*
  382. * Config access can only go down stream
  383. */
  384. hose->last_busno = pci_hose_scan(hose);
  385. bus = hose->last_busno + 1;
  386. }
  387. }
  388. }
  389. #endif /* CONFIG_PCI */
  390. int board_early_init_r (void)
  391. {
  392. /*
  393. * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
  394. * boot EBC mapping only supports a maximum of 16MBytes
  395. * (4.ff00.0000 - 4.ffff.ffff).
  396. * To solve this problem, the FLASH has to get remapped to another
  397. * EBC address which accepts bigger regions:
  398. *
  399. * 0xfc00.0000 -> 4.cc00.0000
  400. */
  401. /* Remap the NOR FLASH to 0xcc00.0000 ... 0xcfff.ffff */
  402. #if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
  403. mtebc(pb3cr, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000);
  404. #else
  405. mtebc(pb0cr, CONFIG_SYS_FLASH_BASE_PHYS_L | 0xda000);
  406. #endif
  407. /* Remove TLB entry of boot EBC mapping */
  408. remove_tlb(CONFIG_SYS_BOOT_BASE_ADDR, 16 << 20);
  409. /* Add TLB entry for 0xfc00.0000 -> 0x4.cc00.0000 */
  410. program_tlb(CONFIG_SYS_FLASH_BASE_PHYS, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_SIZE,
  411. TLB_WORD2_I_ENABLE);
  412. /*
  413. * Now accessing of the whole 64Mbytes of NOR FLASH at virtual address
  414. * 0xfc00.0000 is possible
  415. */
  416. /*
  417. * Clear potential errors resulting from auto-calibration.
  418. * If not done, then we could get an interrupt later on when
  419. * exceptions are enabled.
  420. */
  421. set_mcsr(get_mcsr());
  422. return 0;
  423. }
  424. #if !defined(CONFIG_ARCHES)
  425. int misc_init_r(void)
  426. {
  427. u32 sdr0_srst1 = 0;
  428. u32 eth_cfg;
  429. u8 val;
  430. /*
  431. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  432. * This is board specific, so let's do it here.
  433. */
  434. mfsdr(SDR0_ETH_CFG, eth_cfg);
  435. /* disable SGMII mode */
  436. eth_cfg &= ~(SDR0_ETH_CFG_SGMII2_ENABLE |
  437. SDR0_ETH_CFG_SGMII1_ENABLE |
  438. SDR0_ETH_CFG_SGMII0_ENABLE);
  439. /* Set the for 2 RGMII mode */
  440. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  441. eth_cfg &= ~SDR0_ETH_CFG_GMC0_BRIDGE_SEL;
  442. if (pvr_460ex())
  443. eth_cfg |= SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  444. else
  445. eth_cfg &= ~SDR0_ETH_CFG_GMC1_BRIDGE_SEL;
  446. mtsdr(SDR0_ETH_CFG, eth_cfg);
  447. /*
  448. * The AHB Bridge core is held in reset after power-on or reset
  449. * so enable it now
  450. */
  451. mfsdr(SDR0_SRST1, sdr0_srst1);
  452. sdr0_srst1 &= ~SDR0_SRST1_AHB;
  453. mtsdr(SDR0_SRST1, sdr0_srst1);
  454. /*
  455. * RTC/M41T62:
  456. * Disable square wave output: Batterie will be drained
  457. * quickly, when this output is not disabled
  458. */
  459. val = i2c_reg_read(CONFIG_SYS_I2C_RTC_ADDR, 0xa);
  460. val &= ~0x40;
  461. i2c_reg_write(CONFIG_SYS_I2C_RTC_ADDR, 0xa, val);
  462. return 0;
  463. }
  464. #else /* defined(CONFIG_ARCHES) */
  465. int misc_init_r(void)
  466. {
  467. u32 eth_cfg = 0;
  468. u32 eth_pll;
  469. u32 reg;
  470. /*
  471. * Set EMAC mode/configuration (GMII, SGMII, RGMII...).
  472. * This is board specific, so let's do it here.
  473. */
  474. /* enable SGMII mode */
  475. eth_cfg |= (SDR0_ETH_CFG_SGMII0_ENABLE |
  476. SDR0_ETH_CFG_SGMII1_ENABLE |
  477. SDR0_ETH_CFG_SGMII2_ENABLE);
  478. /* Set EMAC for MDIO */
  479. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  480. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  481. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  482. mtsdr(SDR0_ETH_CFG, eth_cfg);
  483. /* reset all SGMII interfaces */
  484. mfsdr(SDR0_SRST1, reg);
  485. reg |= (SDR0_SRST1_SGMII0 | SDR0_SRST1_SGMII1 | SDR0_SRST1_SGMII2);
  486. mtsdr(SDR0_SRST1, reg);
  487. mtsdr(SDR0_ETH_STS, 0xFFFFFFFF);
  488. mtsdr(SDR0_SRST1, 0x00000000);
  489. do {
  490. mfsdr(SDR0_ETH_PLL, eth_pll);
  491. } while (!(eth_pll & SDR0_ETH_PLL_PLLLOCK));
  492. return 0;
  493. }
  494. #endif /* !defined(CONFIG_ARCHES) */
  495. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  496. extern void __ft_board_setup(void *blob, bd_t *bd);
  497. void ft_board_setup(void *blob, bd_t *bd)
  498. {
  499. __ft_board_setup(blob, bd);
  500. if (gd->board_type == BOARD_CANYONLANDS_SATA) {
  501. /*
  502. * When SATA is selected we need to disable the first PCIe
  503. * node in the device tree, so that Linux doesn't initialize
  504. * it.
  505. */
  506. fdt_find_and_setprop(blob, "/plb/pciex@d00000000", "status",
  507. "disabled", sizeof("disabled"), 1);
  508. }
  509. if (gd->board_type == BOARD_CANYONLANDS_PCIE) {
  510. /*
  511. * When PCIe is selected we need to disable the SATA
  512. * node in the device tree, so that Linux doesn't initialize
  513. * it.
  514. */
  515. fdt_find_and_setprop(blob, "/plb/sata@bffd1000", "status",
  516. "disabled", sizeof("disabled"), 1);
  517. }
  518. }
  519. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */