generic.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377
  1. /*
  2. * (C) Copyright 2009 DENX Software Engineering
  3. * Author: John Rigby <jrigby@gmail.com>
  4. *
  5. * Based on mx27/generic.c:
  6. * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
  7. * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <div64.h>
  26. #include <netdev.h>
  27. #include <asm/io.h>
  28. #include <asm/arch/imx-regs.h>
  29. #include <asm/arch/imx25-pinmux.h>
  30. #include <asm/arch/clock.h>
  31. #ifdef CONFIG_MXC_MMC
  32. #include <asm/arch/mxcmmc.h>
  33. #endif
  34. #ifdef CONFIG_FSL_ESDHC
  35. DECLARE_GLOBAL_DATA_PTR;
  36. #endif
  37. /*
  38. * get the system pll clock in Hz
  39. *
  40. * mfi + mfn / (mfd +1)
  41. * f = 2 * f_ref * --------------------
  42. * pd + 1
  43. */
  44. static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
  45. {
  46. unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
  47. & CCM_PLL_MFI_MASK;
  48. int mfn = (pll >> CCM_PLL_MFN_SHIFT)
  49. & CCM_PLL_MFN_MASK;
  50. unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
  51. & CCM_PLL_MFD_MASK;
  52. unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
  53. & CCM_PLL_PD_MASK;
  54. mfi = mfi <= 5 ? 5 : mfi;
  55. mfn = mfn >= 512 ? mfn - 1024 : mfn;
  56. mfd += 1;
  57. pd += 1;
  58. return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
  59. mfd * pd);
  60. }
  61. static ulong imx_get_mpllclk(void)
  62. {
  63. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  64. ulong fref = MXC_HCLK;
  65. return imx_decode_pll(readl(&ccm->mpctl), fref);
  66. }
  67. ulong imx_get_armclk(void)
  68. {
  69. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  70. ulong cctl = readl(&ccm->cctl);
  71. ulong fref = imx_get_mpllclk();
  72. ulong div;
  73. if (cctl & CCM_CCTL_ARM_SRC)
  74. fref = lldiv((u64) fref * 3, 4);
  75. div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
  76. & CCM_CCTL_ARM_DIV_MASK) + 1;
  77. return fref / div;
  78. }
  79. ulong imx_get_ahbclk(void)
  80. {
  81. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  82. ulong cctl = readl(&ccm->cctl);
  83. ulong fref = imx_get_armclk();
  84. ulong div;
  85. div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
  86. & CCM_CCTL_AHB_DIV_MASK) + 1;
  87. return fref / div;
  88. }
  89. static ulong imx_get_ipgclk(void)
  90. {
  91. return imx_get_ahbclk() / 2;
  92. }
  93. ulong imx_get_perclk(int clk)
  94. {
  95. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  96. ulong fref = imx_get_ahbclk();
  97. ulong div;
  98. div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
  99. div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
  100. return fref / div;
  101. }
  102. unsigned int mxc_get_clock(enum mxc_clock clk)
  103. {
  104. if (clk >= MXC_CLK_NUM)
  105. return -1;
  106. switch (clk) {
  107. case MXC_ARM_CLK:
  108. return imx_get_armclk();
  109. case MXC_AHB_CLK:
  110. return imx_get_ahbclk();
  111. case MXC_IPG_CLK:
  112. case MXC_CSPI_CLK:
  113. return imx_get_ipgclk();
  114. case MXC_FEC_CLK:
  115. return imx_get_ahbclk();
  116. default:
  117. return imx_get_perclk(clk);
  118. }
  119. }
  120. u32 get_cpu_rev(void)
  121. {
  122. u32 srev;
  123. u32 system_rev = 0x25000;
  124. /* read SREV register from IIM module */
  125. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  126. srev = readl(&iim->iim_srev);
  127. switch (srev) {
  128. case 0x00:
  129. system_rev |= CHIP_REV_1_0;
  130. break;
  131. case 0x01:
  132. system_rev |= CHIP_REV_1_1;
  133. break;
  134. case 0x02:
  135. system_rev |= CHIP_REV_1_2;
  136. break;
  137. default:
  138. system_rev |= 0x8000;
  139. break;
  140. }
  141. return system_rev;
  142. }
  143. #if defined(CONFIG_DISPLAY_CPUINFO)
  144. static char *get_reset_cause(void)
  145. {
  146. /* read RCSR register from CCM module */
  147. struct ccm_regs *ccm =
  148. (struct ccm_regs *)IMX_CCM_BASE;
  149. u32 cause = readl(&ccm->rcsr) & 0x0f;
  150. if (cause == 0)
  151. return "POR";
  152. else if (cause == 1)
  153. return "RST";
  154. else if ((cause & 2) == 2)
  155. return "WDOG";
  156. else if ((cause & 4) == 4)
  157. return "SW RESET";
  158. else if ((cause & 8) == 8)
  159. return "JTAG";
  160. else
  161. return "unknown reset";
  162. }
  163. int print_cpuinfo(void)
  164. {
  165. char buf[32];
  166. u32 cpurev = get_cpu_rev();
  167. printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
  168. (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
  169. ((cpurev & 0x8000) ? " unknown" : ""),
  170. strmhz(buf, imx_get_armclk()));
  171. printf("Reset cause: %s\n\n", get_reset_cause());
  172. return 0;
  173. }
  174. #endif
  175. void enable_caches(void)
  176. {
  177. #ifndef CONFIG_SYS_DCACHE_OFF
  178. /* Enable D-cache. I-cache is already enabled in start.S */
  179. dcache_enable();
  180. #endif
  181. }
  182. int cpu_eth_init(bd_t *bis)
  183. {
  184. #if defined(CONFIG_FEC_MXC)
  185. struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
  186. ulong val;
  187. val = readl(&ccm->cgr0);
  188. val |= (1 << 23);
  189. writel(val, &ccm->cgr0);
  190. return fecmxc_initialize(bis);
  191. #else
  192. return 0;
  193. #endif
  194. }
  195. int get_clocks(void)
  196. {
  197. #ifdef CONFIG_FSL_ESDHC
  198. gd->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  199. #endif
  200. return 0;
  201. }
  202. /*
  203. * Initializes on-chip MMC controllers.
  204. * to override, implement board_mmc_init()
  205. */
  206. int cpu_mmc_init(bd_t *bis)
  207. {
  208. #ifdef CONFIG_MXC_MMC
  209. return mxc_mmc_init(bis);
  210. #else
  211. return 0;
  212. #endif
  213. }
  214. #ifdef CONFIG_MXC_UART
  215. void mx25_uart1_init_pins(void)
  216. {
  217. struct iomuxc_mux_ctl *muxctl;
  218. struct iomuxc_pad_ctl *padctl;
  219. u32 inpadctl;
  220. u32 outpadctl;
  221. u32 muxmode0;
  222. muxctl = (struct iomuxc_mux_ctl *)IMX_IOPADMUX_BASE;
  223. padctl = (struct iomuxc_pad_ctl *)IMX_IOPADCTL_BASE;
  224. muxmode0 = MX25_PIN_MUX_MODE(0);
  225. /*
  226. * set up input pins with hysteresis and 100K pull-ups
  227. */
  228. inpadctl = MX25_PIN_PAD_CTL_HYS
  229. | MX25_PIN_PAD_CTL_PKE
  230. | MX25_PIN_PAD_CTL_PUE | MX25_PIN_PAD_CTL_100K_PU;
  231. /*
  232. * set up output pins with 100K pull-downs
  233. * FIXME: need to revisit this
  234. * PUE is ignored if PKE is not set
  235. * so the right value here is likely
  236. * 0x0 for no pull up/down
  237. * or
  238. * 0xc0 for 100k pull down
  239. */
  240. outpadctl = MX25_PIN_PAD_CTL_PUE | MX25_PIN_PAD_CTL_100K_PD;
  241. /* UART1 */
  242. /* rxd */
  243. writel(muxmode0, &muxctl->pad_uart1_rxd);
  244. writel(inpadctl, &padctl->pad_uart1_rxd);
  245. /* txd */
  246. writel(muxmode0, &muxctl->pad_uart1_txd);
  247. writel(outpadctl, &padctl->pad_uart1_txd);
  248. /* rts */
  249. writel(muxmode0, &muxctl->pad_uart1_rts);
  250. writel(outpadctl, &padctl->pad_uart1_rts);
  251. /* cts */
  252. writel(muxmode0, &muxctl->pad_uart1_cts);
  253. writel(inpadctl, &padctl->pad_uart1_cts);
  254. }
  255. #endif /* CONFIG_MXC_UART */
  256. #ifdef CONFIG_FEC_MXC
  257. void mx25_fec_init_pins(void)
  258. {
  259. struct iomuxc_mux_ctl *muxctl;
  260. struct iomuxc_pad_ctl *padctl;
  261. u32 inpadctl_100kpd;
  262. u32 inpadctl_22kpu;
  263. u32 outpadctl;
  264. u32 muxmode0;
  265. muxctl = (struct iomuxc_mux_ctl *)IMX_IOPADMUX_BASE;
  266. padctl = (struct iomuxc_pad_ctl *)IMX_IOPADCTL_BASE;
  267. muxmode0 = MX25_PIN_MUX_MODE(0);
  268. inpadctl_100kpd = MX25_PIN_PAD_CTL_HYS
  269. | MX25_PIN_PAD_CTL_PKE
  270. | MX25_PIN_PAD_CTL_PUE | MX25_PIN_PAD_CTL_100K_PD;
  271. inpadctl_22kpu = MX25_PIN_PAD_CTL_HYS
  272. | MX25_PIN_PAD_CTL_PKE
  273. | MX25_PIN_PAD_CTL_PUE | MX25_PIN_PAD_CTL_22K_PU;
  274. /*
  275. * set up output pins with 100K pull-downs
  276. * FIXME: need to revisit this
  277. * PUE is ignored if PKE is not set
  278. * so the right value here is likely
  279. * 0x0 for no pull
  280. * or
  281. * 0xc0 for 100k pull down
  282. */
  283. outpadctl = MX25_PIN_PAD_CTL_PUE | MX25_PIN_PAD_CTL_100K_PD;
  284. /* FEC_TX_CLK */
  285. writel(muxmode0, &muxctl->pad_fec_tx_clk);
  286. writel(inpadctl_100kpd, &padctl->pad_fec_tx_clk);
  287. /* FEC_RX_DV */
  288. writel(muxmode0, &muxctl->pad_fec_rx_dv);
  289. writel(inpadctl_100kpd, &padctl->pad_fec_rx_dv);
  290. /* FEC_RDATA0 */
  291. writel(muxmode0, &muxctl->pad_fec_rdata0);
  292. writel(inpadctl_100kpd, &padctl->pad_fec_rdata0);
  293. /* FEC_TDATA0 */
  294. writel(muxmode0, &muxctl->pad_fec_tdata0);
  295. writel(outpadctl, &padctl->pad_fec_tdata0);
  296. /* FEC_TX_EN */
  297. writel(muxmode0, &muxctl->pad_fec_tx_en);
  298. writel(outpadctl, &padctl->pad_fec_tx_en);
  299. /* FEC_MDC */
  300. writel(muxmode0, &muxctl->pad_fec_mdc);
  301. writel(outpadctl, &padctl->pad_fec_mdc);
  302. /* FEC_MDIO */
  303. writel(muxmode0, &muxctl->pad_fec_mdio);
  304. writel(inpadctl_22kpu, &padctl->pad_fec_mdio);
  305. /* FEC_RDATA1 */
  306. writel(muxmode0, &muxctl->pad_fec_rdata1);
  307. writel(inpadctl_100kpd, &padctl->pad_fec_rdata1);
  308. /* FEC_TDATA1 */
  309. writel(muxmode0, &muxctl->pad_fec_tdata1);
  310. writel(outpadctl, &padctl->pad_fec_tdata1);
  311. }
  312. void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
  313. {
  314. int i;
  315. struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
  316. struct fuse_bank *bank = &iim->bank[0];
  317. struct fuse_bank0_regs *fuse =
  318. (struct fuse_bank0_regs *)bank->fuse_regs;
  319. for (i = 0; i < 6; i++)
  320. mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
  321. }
  322. #endif /* CONFIG_FEC_MXC */