P2020DS.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751
  1. /*
  2. * Copyright 2007-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * p2020ds board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #include "../board/freescale/common/ics307_clk.h"
  29. #ifdef CONFIG_36BIT
  30. #define CONFIG_PHYS_64BIT
  31. #endif
  32. /* High Level Configuration Options */
  33. #define CONFIG_BOOKE 1 /* BOOKE */
  34. #define CONFIG_E500 1 /* BOOKE e500 family */
  35. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
  36. #define CONFIG_P2020 1
  37. #define CONFIG_P2020DS 1
  38. #define CONFIG_MP 1 /* support multiple processors */
  39. #ifndef CONFIG_SYS_TEXT_BASE
  40. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  41. #endif
  42. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  43. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  44. #endif
  45. #define CONFIG_SYS_SRIO
  46. #define CONFIG_SRIO1 /* SRIO port 1 */
  47. #define CONFIG_SRIO2 /* SRIO port 2 */
  48. #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
  49. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  50. #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
  51. #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
  52. #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
  53. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  54. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  55. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  56. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  57. #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
  58. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  59. #define CONFIG_ENV_OVERWRITE
  60. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
  61. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
  62. #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
  63. /*
  64. * These can be toggled for performance analysis, otherwise use default.
  65. */
  66. #define CONFIG_L2_CACHE /* toggle L2 cache */
  67. #define CONFIG_BTB /* toggle branch predition */
  68. #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
  69. #define CONFIG_ENABLE_36BIT_PHYS 1
  70. #ifdef CONFIG_PHYS_64BIT
  71. #define CONFIG_ADDR_MAP 1
  72. #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
  73. #endif
  74. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  75. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  76. #define CONFIG_SYS_MEMTEST_END 0x00400000
  77. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  83. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  84. #ifdef CONFIG_PHYS_64BIT
  85. #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
  86. #else
  87. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
  88. #endif
  89. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  90. /* DDR Setup */
  91. #define CONFIG_VERY_BIG_RAM
  92. #ifdef CONFIG_DDR2
  93. #define CONFIG_FSL_DDR2
  94. #else
  95. #define CONFIG_FSL_DDR3 1
  96. #endif
  97. #undef CONFIG_FSL_DDR_INTERACTIVE
  98. /* ECC will be enabled based on perf_mode environment variable */
  99. /* #define CONFIG_DDR_ECC */
  100. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  101. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  102. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  103. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  104. #define CONFIG_NUM_DDR_CONTROLLERS 1
  105. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  106. #define CONFIG_CHIP_SELECTS_PER_CTRL 2
  107. /* I2C addresses of SPD EEPROMs */
  108. #define CONFIG_DDR_SPD
  109. #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD EEPROM located on I2C bus 0 */
  110. #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
  111. /* These are used when DDR doesn't use SPD. */
  112. #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1GB */
  113. /* Default settings for "stable" mode */
  114. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
  115. #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
  116. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
  117. #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
  118. #define CONFIG_SYS_DDR_TIMING_3 0x00020000
  119. #define CONFIG_SYS_DDR_TIMING_0 0x00330804
  120. #define CONFIG_SYS_DDR_TIMING_1 0x6f6b4846
  121. #define CONFIG_SYS_DDR_TIMING_2 0x0fa890d4
  122. #define CONFIG_SYS_DDR_MODE_1 0x00421422
  123. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  124. #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
  125. #define CONFIG_SYS_DDR_INTERVAL 0x61800100
  126. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  127. #define CONFIG_SYS_DDR_CLK_CTRL 0x02000000
  128. #define CONFIG_SYS_DDR_TIMING_4 0x00220001
  129. #define CONFIG_SYS_DDR_TIMING_5 0x03402400
  130. #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
  131. #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8655A608
  132. #define CONFIG_SYS_DDR_CONTROL 0xE7000000 /* Type = DDR3: ECC enabled, No Interleaving */
  133. #define CONFIG_SYS_DDR_CONTROL2 0x24400011
  134. #define CONFIG_SYS_DDR_CDR1 0x00040000
  135. #define CONFIG_SYS_DDR_CDR2 0x00000000
  136. #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
  137. #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
  138. #define CONFIG_SYS_DDR_SBE 0x00010000
  139. /* Settings that differ for "performance" mode */
  140. #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
  141. #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
  142. #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014202
  143. #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5d5b4543
  144. #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0fa890ce
  145. #define CONFIG_SYS_DDR_CONTROL_PERF 0xC7004000 /* Type = DDR3: ECC disabled, cs0-cs1 interleaving */
  146. /*
  147. * The following set of values were tested for DDR2
  148. * with a DDR3 to DDR2 interposer
  149. *
  150. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  151. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  152. #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
  153. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  154. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  155. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  156. #define CONFIG_SYS_DDR_INTERVAL 0x06180100
  157. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  158. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  159. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  160. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  161. #define CONFIG_SYS_DDR_CONTROL 0xC3008000
  162. #define CONFIG_SYS_DDR_CONTROL2 0x04400010
  163. *
  164. */
  165. #undef CONFIG_CLOCKS_IN_MHZ
  166. /*
  167. * Memory map
  168. *
  169. * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
  170. * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
  171. * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
  172. * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
  173. *
  174. * Localbus cacheable (TBD)
  175. * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
  176. *
  177. * Localbus non-cacheable
  178. * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
  179. * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
  180. * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
  181. * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
  182. * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
  183. * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
  184. */
  185. /*
  186. * Local Bus Definitions
  187. */
  188. #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
  189. #ifdef CONFIG_PHYS_64BIT
  190. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
  191. #else
  192. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  193. #endif
  194. #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
  195. #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
  196. #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  197. #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
  198. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  199. #define CONFIG_SYS_FLASH_QUIET_TEST
  200. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  201. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  202. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  203. #undef CONFIG_SYS_FLASH_CHECKSUM
  204. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  205. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  206. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
  207. #define CONFIG_FLASH_CFI_DRIVER
  208. #define CONFIG_SYS_FLASH_CFI
  209. #define CONFIG_SYS_FLASH_EMPTY_INFO
  210. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  211. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  212. #define CONFIG_HWCONFIG /* enable hwconfig */
  213. #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
  214. #ifdef CONFIG_FSL_NGPIXIS
  215. #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
  216. #ifdef CONFIG_PHYS_64BIT
  217. #define PIXIS_BASE_PHYS 0xfffdf0000ull
  218. #else
  219. #define PIXIS_BASE_PHYS PIXIS_BASE
  220. #endif
  221. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
  222. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  223. #define PIXIS_LBMAP_SWITCH 7
  224. #define PIXIS_LBMAP_MASK 0xf0
  225. #define PIXIS_LBMAP_SHIFT 4
  226. #define PIXIS_LBMAP_ALTBANK 0x20
  227. #endif
  228. #define CONFIG_SYS_INIT_RAM_LOCK 1
  229. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  230. #ifdef CONFIG_PHYS_64BIT
  231. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  232. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  233. /* The assembler doesn't like typecast */
  234. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  235. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  236. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  237. #else
  238. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
  239. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  240. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  241. #endif
  242. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
  243. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  244. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  245. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  246. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  247. #define CONFIG_SYS_NAND_BASE 0xffa00000
  248. #ifdef CONFIG_PHYS_64BIT
  249. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  250. #else
  251. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  252. #endif
  253. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
  254. CONFIG_SYS_NAND_BASE + 0x40000, \
  255. CONFIG_SYS_NAND_BASE + 0x80000,\
  256. CONFIG_SYS_NAND_BASE + 0xC0000}
  257. #define CONFIG_SYS_MAX_NAND_DEVICE 4
  258. #define CONFIG_MTD_NAND_VERIFY_WRITE
  259. #define CONFIG_CMD_NAND 1
  260. #define CONFIG_NAND_FSL_ELBC 1
  261. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  262. /* NAND flash config */
  263. #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  264. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  265. | BR_PS_8 /* Port Size = 8bit */ \
  266. | BR_MS_FCM /* MSEL = FCM */ \
  267. | BR_V) /* valid */
  268. #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  269. | OR_FCM_PGS /* Large Page*/ \
  270. | OR_FCM_CSCT \
  271. | OR_FCM_CST \
  272. | OR_FCM_CHT \
  273. | OR_FCM_SCY_1 \
  274. | OR_FCM_TRLX \
  275. | OR_FCM_EHTR)
  276. #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
  277. #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
  278. #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
  279. #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  280. #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
  281. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  282. | BR_PS_8 /* Port Size = 8bit */ \
  283. | BR_MS_FCM /* MSEL = FCM */ \
  284. | BR_V) /* valid */
  285. #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  286. #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
  287. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  288. | BR_PS_8 /* Port Size = 8bit */ \
  289. | BR_MS_FCM /* MSEL = FCM */ \
  290. | BR_V) /* valid */
  291. #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  292. #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
  293. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  294. | BR_PS_8 /* Port Size = 8bit */ \
  295. | BR_MS_FCM /* MSEL = FCM */ \
  296. | BR_V) /* valid */
  297. #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
  298. /* Serial Port - controlled on board with jumper J8
  299. * open - index 2
  300. * shorted - index 1
  301. */
  302. #define CONFIG_CONS_INDEX 1
  303. #define CONFIG_SYS_NS16550
  304. #define CONFIG_SYS_NS16550_SERIAL
  305. #define CONFIG_SYS_NS16550_REG_SIZE 1
  306. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  307. #define CONFIG_SYS_BAUDRATE_TABLE \
  308. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  309. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  310. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  311. /* Use the HUSH parser */
  312. #define CONFIG_SYS_HUSH_PARSER
  313. #ifdef CONFIG_SYS_HUSH_PARSER
  314. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  315. #endif
  316. /*
  317. * Pass open firmware flat tree
  318. */
  319. #define CONFIG_OF_LIBFDT 1
  320. #define CONFIG_OF_BOARD_SETUP 1
  321. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  322. /* I2C */
  323. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  324. #define CONFIG_HARD_I2C /* I2C with hardware support */
  325. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  326. #define CONFIG_I2C_MULTI_BUS
  327. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  328. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  329. #define CONFIG_SYS_I2C_SLAVE 0x7F
  330. #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
  331. #define CONFIG_SYS_I2C_OFFSET 0x3000
  332. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  333. /*
  334. * I2C2 EEPROM
  335. */
  336. #define CONFIG_ID_EEPROM
  337. #ifdef CONFIG_ID_EEPROM
  338. #define CONFIG_SYS_I2C_EEPROM_NXID
  339. #endif
  340. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  341. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  342. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  343. /*
  344. * General PCI
  345. * Memory space is mapped 1-1, but I/O space must start from 0.
  346. */
  347. /* controller 3, Slot 1, tgtid 3, Base address b000 */
  348. #define CONFIG_SYS_PCIE3_NAME "Slot 1"
  349. #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
  350. #ifdef CONFIG_PHYS_64BIT
  351. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  352. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
  353. #else
  354. #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
  355. #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
  356. #endif
  357. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  358. #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
  359. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  360. #ifdef CONFIG_PHYS_64BIT
  361. #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
  362. #else
  363. #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
  364. #endif
  365. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  366. /* controller 2, direct to uli, tgtid 2, Base address 9000 */
  367. #define CONFIG_SYS_PCIE2_NAME "ULI"
  368. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  369. #ifdef CONFIG_PHYS_64BIT
  370. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  371. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  372. #else
  373. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  374. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  375. #endif
  376. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  377. #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
  378. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  379. #ifdef CONFIG_PHYS_64BIT
  380. #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
  381. #else
  382. #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
  383. #endif
  384. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  385. /* controller 1, Slot 2, tgtid 1, Base address a000 */
  386. #define CONFIG_SYS_PCIE1_NAME "Slot 2"
  387. #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
  388. #ifdef CONFIG_PHYS_64BIT
  389. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  390. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
  391. #else
  392. #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
  393. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
  394. #endif
  395. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  396. #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
  397. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  398. #ifdef CONFIG_PHYS_64BIT
  399. #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
  400. #else
  401. #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
  402. #endif
  403. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  404. #if defined(CONFIG_PCI)
  405. /*PCIE video card used*/
  406. #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
  407. /* video */
  408. #define CONFIG_VIDEO
  409. #if defined(CONFIG_VIDEO)
  410. #define CONFIG_BIOSEMU
  411. #define CONFIG_CFB_CONSOLE
  412. #define CONFIG_VIDEO_SW_CURSOR
  413. #define CONFIG_VGA_AS_SINGLE_DEVICE
  414. #define CONFIG_ATI_RADEON_FB
  415. #define CONFIG_VIDEO_LOGO
  416. /*#define CONFIG_CONSOLE_CURSOR*/
  417. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
  418. #endif
  419. /* SRIO1 uses the same window as PCIE2 mem window */
  420. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  421. #ifdef CONFIG_PHYS_64BIT
  422. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  423. #else
  424. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  425. #endif
  426. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
  427. /* SRIO2 uses the same window as PCIE1 mem window */
  428. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xc0000000
  429. #ifdef CONFIG_PHYS_64BIT
  430. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc40000000ull
  431. #else
  432. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc0000000
  433. #endif
  434. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x20000000 /* 512M */
  435. #define CONFIG_NET_MULTI
  436. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  437. #undef CONFIG_EEPRO100
  438. #undef CONFIG_TULIP
  439. #define CONFIG_RTL8139
  440. #ifndef CONFIG_PCI_PNP
  441. #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
  442. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
  443. #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
  444. #endif
  445. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  446. #define CONFIG_DOS_PARTITION
  447. #define CONFIG_SCSI_AHCI
  448. #ifdef CONFIG_SCSI_AHCI
  449. #define CONFIG_SATA_ULI5288
  450. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  451. #define CONFIG_SYS_SCSI_MAX_LUN 1
  452. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  453. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  454. #endif /* SCSI */
  455. #endif /* CONFIG_PCI */
  456. #if defined(CONFIG_TSEC_ENET)
  457. #ifndef CONFIG_NET_MULTI
  458. #define CONFIG_NET_MULTI 1
  459. #endif
  460. #define CONFIG_MII 1 /* MII PHY management */
  461. #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
  462. #define CONFIG_TSEC1 1
  463. #define CONFIG_TSEC1_NAME "eTSEC1"
  464. #define CONFIG_TSEC2 1
  465. #define CONFIG_TSEC2_NAME "eTSEC2"
  466. #define CONFIG_TSEC3 1
  467. #define CONFIG_TSEC3_NAME "eTSEC3"
  468. #define CONFIG_PIXIS_SGMII_CMD
  469. #define CONFIG_FSL_SGMII_RISER 1
  470. #define SGMII_RISER_PHY_OFFSET 0x1b
  471. #ifdef CONFIG_FSL_SGMII_RISER
  472. #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
  473. #endif
  474. #define TSEC1_PHY_ADDR 0
  475. #define TSEC2_PHY_ADDR 1
  476. #define TSEC3_PHY_ADDR 2
  477. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  478. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  479. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  480. #define TSEC1_PHYIDX 0
  481. #define TSEC2_PHYIDX 0
  482. #define TSEC3_PHYIDX 0
  483. #define CONFIG_ETHPRIME "eTSEC1"
  484. #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
  485. #endif /* CONFIG_TSEC_ENET */
  486. /*
  487. * Environment
  488. */
  489. #define CONFIG_ENV_IS_IN_FLASH 1
  490. #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
  491. #define CONFIG_ENV_ADDR 0xfff80000
  492. #else
  493. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  494. #endif
  495. #define CONFIG_ENV_SIZE 0x2000
  496. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  497. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  498. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  499. /*
  500. * Command line configuration.
  501. */
  502. #include <config_cmd_default.h>
  503. #define CONFIG_CMD_IRQ
  504. #define CONFIG_CMD_PING
  505. #define CONFIG_CMD_I2C
  506. #define CONFIG_CMD_MII
  507. #define CONFIG_CMD_ELF
  508. #define CONFIG_CMD_IRQ
  509. #define CONFIG_CMD_SETEXPR
  510. #define CONFIG_CMD_REGINFO
  511. #if defined(CONFIG_PCI)
  512. #define CONFIG_CMD_PCI
  513. #define CONFIG_CMD_NET
  514. #define CONFIG_CMD_SCSI
  515. #define CONFIG_CMD_EXT2
  516. #endif
  517. /*
  518. * USB
  519. */
  520. #define CONFIG_USB_EHCI
  521. #ifdef CONFIG_USB_EHCI
  522. #define CONFIG_CMD_USB
  523. #define CONFIG_USB_STORAGE
  524. #define CONFIG_USB_EHCI_FSL
  525. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  526. #endif
  527. #undef CONFIG_WATCHDOG /* watchdog disabled */
  528. /*
  529. * SDHC/MMC
  530. */
  531. #define CONFIG_MMC
  532. #ifdef CONFIG_MMC
  533. #define CONFIG_FSL_ESDHC
  534. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  535. #define CONFIG_CMD_MMC
  536. #define CONFIG_GENERIC_MMC
  537. #endif
  538. #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
  539. #define CONFIG_CMD_EXT2
  540. #define CONFIG_CMD_FAT
  541. #define CONFIG_DOS_PARTITION
  542. #endif
  543. /*
  544. * Miscellaneous configurable options
  545. */
  546. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  547. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  548. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  549. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  550. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  551. #if defined(CONFIG_CMD_KGDB)
  552. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  553. #else
  554. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  555. #endif
  556. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  557. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  558. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  559. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  560. /*
  561. * For booting Linux, the board info and command line data
  562. * have to be in the first 16 MB of memory, since this is
  563. * the maximum mapped by the Linux kernel during initialization.
  564. */
  565. #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
  566. #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
  567. #if defined(CONFIG_CMD_KGDB)
  568. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  569. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  570. #endif
  571. /*
  572. * Environment Configuration
  573. */
  574. /* The mac addresses for all ethernet interface */
  575. #if defined(CONFIG_TSEC_ENET)
  576. #define CONFIG_HAS_ETH0
  577. #define CONFIG_HAS_ETH1
  578. #define CONFIG_HAS_ETH2
  579. #endif
  580. #define CONFIG_IPADDR 192.168.1.254
  581. #define CONFIG_HOSTNAME unknown
  582. #define CONFIG_ROOTPATH /opt/nfsroot
  583. #define CONFIG_BOOTFILE uImage
  584. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  585. #define CONFIG_SERVERIP 192.168.1.1
  586. #define CONFIG_GATEWAYIP 192.168.1.1
  587. #define CONFIG_NETMASK 255.255.255.0
  588. /* default location for tftp and bootm */
  589. #define CONFIG_LOADADDR 1000000
  590. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  591. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  592. #define CONFIG_BAUDRATE 115200
  593. #define CONFIG_EXTRA_ENV_SETTINGS \
  594. "perf_mode=performance\0" \
  595. "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1\0" \
  596. "netdev=eth0\0" \
  597. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  598. "tftpflash=tftpboot $loadaddr $uboot; " \
  599. "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  600. "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  601. "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
  602. "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
  603. "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
  604. "satabootcmd=setenv bootargs root=/dev/$bdev rw " \
  605. "console=$consoledev,$baudrate $othbootargs;" \
  606. "tftp $loadaddr $bootfile;" \
  607. "tftp $fdtaddr $fdtfile;" \
  608. "bootm $loadaddr - $fdtaddr" \
  609. "consoledev=ttyS0\0" \
  610. "ramdiskaddr=2000000\0" \
  611. "ramdiskfile=p2020ds/ramdisk.uboot\0" \
  612. "fdtaddr=c00000\0" \
  613. "othbootargs=cache-sram-size=0x10000\0" \
  614. "fdtfile=p2020ds/p2020ds.dtb\0" \
  615. "bdev=sda3\0" \
  616. "partition=scsi 0:0\0"
  617. #define CONFIG_HDBOOT \
  618. "setenv bootargs root=/dev/$bdev rw " \
  619. "console=$consoledev,$baudrate $othbootargs;" \
  620. "ext2load $partition $loadaddr $bootfile;" \
  621. "ext2load $partition $fdtaddr $fdtfile;" \
  622. "bootm $loadaddr - $fdtaddr"
  623. #define CONFIG_NFSBOOTCOMMAND \
  624. "setenv bootargs root=/dev/nfs rw " \
  625. "nfsroot=$serverip:$rootpath " \
  626. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  627. "console=$consoledev,$baudrate $othbootargs;" \
  628. "tftp $loadaddr $bootfile;" \
  629. "tftp $fdtaddr $fdtfile;" \
  630. "bootm $loadaddr - $fdtaddr"
  631. #define CONFIG_RAMBOOTCOMMAND \
  632. "setenv bootargs root=/dev/ram rw " \
  633. "console=$consoledev,$baudrate $othbootargs;" \
  634. "tftp $ramdiskaddr $ramdiskfile;" \
  635. "tftp $loadaddr $bootfile;" \
  636. "tftp $fdtaddr $fdtfile;" \
  637. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  638. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  639. #endif /* __CONFIG_H */