ddr.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_ddr_sdram.h>
  10. #include <asm/fsl_ddr_dimm_params.h>
  11. typedef struct {
  12. u32 datarate_mhz_low;
  13. u32 datarate_mhz_high;
  14. u32 n_ranks;
  15. u32 clk_adjust;
  16. u32 cpo;
  17. u32 write_data_delay;
  18. u32 force_2T;
  19. } board_specific_parameters_t;
  20. /* ranges for parameters:
  21. * wr_data_delay = 0-6
  22. * clk adjust = 0-8
  23. * cpo 2-0x1E (30)
  24. */
  25. const board_specific_parameters_t board_specific_parameters[][20] = {
  26. {
  27. /* memory controller 0 */
  28. /* lo| hi| num| clk| cpo|wrdata|2T */
  29. /* mhz| mhz|ranks|adjst| | delay| */
  30. #ifdef CONFIG_FSL_DDR2
  31. { 0, 333, 2, 4, 0x1f, 2, 0},
  32. {334, 400, 2, 4, 0x1f, 2, 0},
  33. {401, 549, 2, 4, 0x1f, 2, 0},
  34. {550, 680, 2, 4, 0x1f, 3, 0},
  35. {681, 850, 2, 4, 0x1f, 4, 0},
  36. { 0, 333, 1, 4, 0x1f, 2, 0},
  37. {334, 400, 1, 4, 0x1f, 2, 0},
  38. {401, 549, 1, 4, 0x1f, 2, 0},
  39. {550, 680, 1, 4, 0x1f, 3, 0},
  40. {681, 850, 1, 4, 0x1f, 4, 0}
  41. #else
  42. { 0, 850, 2, 6, 0x1f, 4, 0},
  43. { 0, 850, 1, 4, 0x1f, 4, 0}
  44. #endif
  45. },
  46. };
  47. void fsl_ddr_board_options(memctl_options_t *popts,
  48. dimm_params_t *pdimm,
  49. unsigned int ctrl_num)
  50. {
  51. const board_specific_parameters_t *pbsp =
  52. &(board_specific_parameters[ctrl_num][0]);
  53. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  54. sizeof(board_specific_parameters[0][0]);
  55. u32 i;
  56. ulong ddr_freq;
  57. /* set odt_rd_cfg and odt_wr_cfg. If the there is only one dimm in
  58. * that controller, set odt_wr_cfg to 4 for CS0, and 0 to CS1. If
  59. * there are two dimms in the controller, set odt_rd_cfg to 3 and
  60. * odt_wr_cfg to 3 for the even CS, 0 for the odd CS.
  61. */
  62. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  63. popts->cs_local_opts[i].odt_rd_cfg = 0;
  64. popts->cs_local_opts[i].odt_wr_cfg = 1;
  65. }
  66. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  67. * freqency and n_banks specified in board_specific_parameters table.
  68. */
  69. ddr_freq = get_ddr_freq(0) / 1000000;
  70. for (i = 0; i < num_params; i++) {
  71. if (ddr_freq >= pbsp->datarate_mhz_low &&
  72. ddr_freq <= pbsp->datarate_mhz_high &&
  73. pdimm->n_ranks == pbsp->n_ranks) {
  74. popts->clk_adjust = pbsp->clk_adjust;
  75. popts->cpo_override = pbsp->cpo;
  76. popts->write_data_delay = pbsp->write_data_delay;
  77. popts->twoT_en = pbsp->force_2T;
  78. }
  79. pbsp++;
  80. }
  81. /*
  82. * Factors to consider for half-strength driver enable:
  83. * - number of DIMMs installed
  84. */
  85. popts->half_strength_driver_enable = 0;
  86. popts->wrlvl_en = 1;
  87. /* Write leveling override */
  88. popts->wrlvl_override = 1;
  89. popts->wrlvl_sample = 0xa;
  90. popts->wrlvl_start = 0x8;
  91. /* Rtt and Rtt_WR override */
  92. popts->rtt_override = 1;
  93. popts->rtt_override_value = DDR3_RTT_120_OHM;
  94. popts->rtt_wr_override_value = 0; /* Rtt_WR= dynamic ODT off */
  95. }