MPC8349ITX.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
  24. Memory map:
  25. 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
  26. 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
  27. 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
  28. 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
  29. 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
  30. 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
  31. 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
  32. 0xF001_0000-0xF001_FFFF Local bus expansion slot
  33. 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
  34. 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
  35. 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
  36. I2C address list:
  37. Align. Board
  38. Bus Addr Part No. Description Length Location
  39. ----------------------------------------------------------------
  40. I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
  41. I2C1 0x20 PCF8574 I2C Expander 0 U8
  42. I2C1 0x21 PCF8574 I2C Expander 0 U10
  43. I2C1 0x38 PCF8574A I2C Expander 0 U8
  44. I2C1 0x39 PCF8574A I2C Expander 0 U10
  45. I2C1 0x51 (DDR) DDR EEPROM 1 U1
  46. I2C1 0x68 DS1339 RTC 1 U68
  47. Note that a given board has *either* a pair of 8574s or a pair of 8574As.
  48. */
  49. #ifndef __CONFIG_H
  50. #define __CONFIG_H
  51. #if (TEXT_BASE == 0xFE000000)
  52. #define CONFIG_SYS_LOWBOOT
  53. #endif
  54. /*
  55. * High Level Configuration Options
  56. */
  57. #define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
  58. #define CONFIG_MPC8349 /* MPC8349 specific */
  59. #define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
  60. #define CONFIG_MISC_INIT_F
  61. #define CONFIG_MISC_INIT_R
  62. /*
  63. * On-board devices
  64. */
  65. #ifdef CONFIG_MPC8349ITX
  66. #define CONFIG_COMPACT_FLASH /* The CF card interface on the back of the board */
  67. #define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
  68. #define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
  69. #define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
  70. #endif
  71. #define CONFIG_PCI
  72. #define CONFIG_RTC_DS1337
  73. #define CONFIG_HARD_I2C
  74. #define CONFIG_TSEC_ENET /* TSEC Ethernet support */
  75. /*
  76. * Device configurations
  77. */
  78. /* I2C */
  79. #ifdef CONFIG_HARD_I2C
  80. #define CONFIG_FSL_I2C
  81. #define CONFIG_I2C_MULTI_BUS
  82. #define CONFIG_SYS_I2C_OFFSET 0x3000
  83. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  84. #define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
  85. #define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
  86. #define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
  87. #define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
  88. #define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
  89. #define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
  90. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
  91. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
  92. #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
  93. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  94. #define CONFIG_SYS_I2C_SLAVE 0x7F
  95. /* Don't probe these addresses: */
  96. #define CONFIG_SYS_I2C_NOPROBES {{1, CONFIG_SYS_I2C_8574_ADDR1}, \
  97. {1, CONFIG_SYS_I2C_8574_ADDR2}, \
  98. {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
  99. {1, CONFIG_SYS_I2C_8574A_ADDR2}}
  100. /* Bit definitions for the 8574[A] I2C expander */
  101. #define I2C_8574_REVISION 0x03 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
  102. #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
  103. #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
  104. #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
  105. #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
  106. #undef CONFIG_SOFT_I2C
  107. #endif
  108. /* Compact Flash */
  109. #ifdef CONFIG_COMPACT_FLASH
  110. #define CONFIG_SYS_IDE_MAXBUS 1
  111. #define CONFIG_SYS_IDE_MAXDEVICE 1
  112. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  113. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
  114. #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
  115. #define CONFIG_SYS_ATA_REG_OFFSET 0
  116. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
  117. #define CONFIG_SYS_ATA_STRIDE 2
  118. #define ATA_RESET_TIME 1 /* If a CF card is not inserted, time out quickly */
  119. #endif
  120. /*
  121. * SATA
  122. */
  123. #ifdef CONFIG_SATA_SIL3114
  124. #define CONFIG_SYS_SATA_MAX_DEVICE 4
  125. #define CONFIG_LIBATA
  126. #define CONFIG_LBA48
  127. #endif
  128. #ifdef CONFIG_SYS_USB_HOST
  129. /*
  130. * Support USB
  131. */
  132. #define CONFIG_CMD_USB
  133. #define CONFIG_USB_STORAGE
  134. #define CONFIG_USB_EHCI
  135. #define CONFIG_USB_EHCI_FSL
  136. /* Current USB implementation supports the only USB controller,
  137. * so we have to choose between the MPH or the DR ones */
  138. #if 1
  139. #define CONFIG_HAS_FSL_MPH_USB
  140. #else
  141. #define CONFIG_HAS_FSL_DR_USB
  142. #endif
  143. #endif
  144. /*
  145. * DDR Setup
  146. */
  147. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
  148. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  149. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  150. #define CONFIG_SYS_83XX_DDR_USES_CS0
  151. #define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
  152. #define CONFIG_SYS_MEMTEST_END 0x2000
  153. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
  154. DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
  155. #define CONFIG_VERY_BIG_RAM
  156. #define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
  157. #ifdef CONFIG_HARD_I2C
  158. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  159. #endif
  160. #ifndef CONFIG_SPD_EEPROM /* No SPD? Then manually set up DDR parameters */
  161. #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
  162. #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  163. #define CONFIG_SYS_DDR_TIMING_1 0x26242321
  164. #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
  165. #endif
  166. /*
  167. *Flash on the Local Bus
  168. */
  169. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  170. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  171. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
  172. #define CONFIG_SYS_FLASH_EMPTY_INFO
  173. #define CONFIG_SYS_MAX_FLASH_SECT 135 /* 127 64KB sectors + 8 8KB sectors per device */
  174. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  175. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  176. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  177. /* The ITX has two flash chips, but the ITX-GP has only one. To support both
  178. boards, we say we have two, but don't display a message if we find only one. */
  179. #define CONFIG_SYS_FLASH_QUIET_TEST
  180. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  181. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
  182. #define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
  183. #define CONFIG_SYS_FLASH_SIZE_SHIFT 4 /* log2 of the above value */
  184. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  185. /* Vitesse 7385 */
  186. #ifdef CONFIG_VSC7385_ENET
  187. #define CONFIG_TSEC2
  188. /* The flash address and size of the VSC7385 firmware image */
  189. #define CONFIG_VSC7385_IMAGE 0xFEFFE000
  190. #define CONFIG_VSC7385_IMAGE_SIZE 8192
  191. #endif
  192. /*
  193. * BRx, ORx, LBLAWBARx, and LBLAWARx
  194. */
  195. /* Flash */
  196. #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
  197. #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  198. OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  199. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  200. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
  201. #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
  202. /* Vitesse 7385 */
  203. #define CONFIG_SYS_VSC7385_BASE 0xF8000000
  204. #ifdef CONFIG_VSC7385_ENET
  205. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE | BR_PS_8 | BR_V)
  206. #define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
  207. OR_GPCM_SCY_15 | OR_GPCM_SETA | OR_GPCM_TRLX | \
  208. OR_GPCM_EHTR | OR_GPCM_EAD)
  209. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
  210. #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
  211. #endif
  212. /* LED */
  213. #define CONFIG_SYS_LED_BASE 0xF9000000
  214. #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE | BR_PS_8 | BR_V)
  215. #define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \
  216. OR_GPCM_XACS | OR_GPCM_SCY_9 | OR_GPCM_TRLX | \
  217. OR_GPCM_EHTR | OR_GPCM_EAD)
  218. /* Compact Flash */
  219. #ifdef CONFIG_COMPACT_FLASH
  220. #define CONFIG_SYS_CF_BASE 0xF0000000
  221. #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE | BR_PS_16 | BR_MS_UPMA | BR_V)
  222. #define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
  223. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
  224. #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
  225. #endif
  226. /*
  227. * U-Boot memory configuration
  228. */
  229. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  230. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  231. #define CONFIG_SYS_RAMBOOT
  232. #else
  233. #undef CONFIG_SYS_RAMBOOT
  234. #endif
  235. #define CONFIG_SYS_INIT_RAM_LOCK
  236. #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  237. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  238. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  239. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  240. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  241. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  242. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  243. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  244. /*
  245. * Local Bus LCRR and LBCR regs
  246. * LCRR: DLL bypass, Clock divider is 4
  247. * External Local Bus rate is
  248. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  249. */
  250. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  251. #define CONFIG_SYS_LBC_LBCR 0x00000000
  252. #define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  253. #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32*/
  254. /*
  255. * Serial Port
  256. */
  257. #define CONFIG_CONS_INDEX 1
  258. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  259. #define CONFIG_SYS_NS16550
  260. #define CONFIG_SYS_NS16550_SERIAL
  261. #define CONFIG_SYS_NS16550_REG_SIZE 1
  262. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  263. #define CONFIG_SYS_BAUDRATE_TABLE \
  264. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  265. #define CONFIG_CONSOLE ttyS0
  266. #define CONFIG_BAUDRATE 115200
  267. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
  268. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
  269. /* pass open firmware flat tree */
  270. #define CONFIG_OF_LIBFDT 1
  271. #define CONFIG_OF_BOARD_SETUP 1
  272. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  273. /*
  274. * PCI
  275. */
  276. #ifdef CONFIG_PCI
  277. #define CONFIG_MPC83XX_PCI2
  278. /*
  279. * General PCI
  280. * Addresses are mapped 1-1.
  281. */
  282. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  283. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  284. #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
  285. #define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
  286. #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
  287. #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  288. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  289. #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
  290. #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
  291. #ifdef CONFIG_MPC83XX_PCI2
  292. #define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
  293. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  294. #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
  295. #define CONFIG_SYS_PCI2_MMIO_BASE (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
  296. #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
  297. #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  298. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  299. #define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
  300. #define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
  301. #endif
  302. #define CONFIG_NET_MULTI
  303. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  304. #ifndef CONFIG_PCI_PNP
  305. #define PCI_ENET0_IOADDR 0x00000000
  306. #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
  307. #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
  308. #endif
  309. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  310. #endif
  311. #define PCI_66M
  312. #ifdef PCI_66M
  313. #define CONFIG_83XX_CLKIN 66666666 /* in Hz */
  314. #else
  315. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  316. #endif
  317. /* TSEC */
  318. #ifdef CONFIG_TSEC_ENET
  319. #define CONFIG_NET_MULTI
  320. #define CONFIG_MII
  321. #define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
  322. #define CONFIG_TSEC1
  323. #ifdef CONFIG_TSEC1
  324. #define CONFIG_HAS_ETH0
  325. #define CONFIG_TSEC1_NAME "TSEC0"
  326. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  327. #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
  328. #define TSEC1_PHYIDX 0
  329. #define TSEC1_FLAGS TSEC_GIGABIT
  330. #endif
  331. #ifdef CONFIG_TSEC2
  332. #define CONFIG_HAS_ETH1
  333. #define CONFIG_TSEC2_NAME "TSEC1"
  334. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  335. #define TSEC2_PHY_ADDR 4
  336. #define TSEC2_PHYIDX 0
  337. #define TSEC2_FLAGS TSEC_GIGABIT
  338. #endif
  339. #define CONFIG_ETHPRIME "Freescale TSEC"
  340. #endif
  341. /*
  342. * Environment
  343. */
  344. #define CONFIG_ENV_OVERWRITE
  345. #ifndef CONFIG_SYS_RAMBOOT
  346. #define CONFIG_ENV_IS_IN_FLASH
  347. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  348. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
  349. #define CONFIG_ENV_SIZE 0x2000
  350. #else
  351. #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
  352. #undef CONFIG_FLASH_CFI_DRIVER
  353. #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
  354. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  355. #define CONFIG_ENV_SIZE 0x2000
  356. #endif
  357. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  358. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  359. /*
  360. * BOOTP options
  361. */
  362. #define CONFIG_BOOTP_BOOTFILESIZE
  363. #define CONFIG_BOOTP_BOOTPATH
  364. #define CONFIG_BOOTP_GATEWAY
  365. #define CONFIG_BOOTP_HOSTNAME
  366. /*
  367. * Command line configuration.
  368. */
  369. #include <config_cmd_default.h>
  370. #define CONFIG_CMD_CACHE
  371. #define CONFIG_CMD_DATE
  372. #define CONFIG_CMD_IRQ
  373. #define CONFIG_CMD_NET
  374. #define CONFIG_CMD_PING
  375. #define CONFIG_CMD_DHCP
  376. #define CONFIG_CMD_SDRAM
  377. #if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
  378. || defined(CONFIG_USB_STORAGE)
  379. #define CONFIG_DOS_PARTITION
  380. #define CONFIG_CMD_FAT
  381. #define CONFIG_SUPPORT_VFAT
  382. #endif
  383. #ifdef CONFIG_COMPACT_FLASH
  384. #define CONFIG_CMD_IDE
  385. #endif
  386. #ifdef CONFIG_SATA_SIL3114
  387. #define CONFIG_CMD_SATA
  388. #endif
  389. #if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
  390. #define CONFIG_CMD_EXT2
  391. #endif
  392. #ifdef CONFIG_PCI
  393. #define CONFIG_CMD_PCI
  394. #endif
  395. #ifdef CONFIG_HARD_I2C
  396. #define CONFIG_CMD_I2C
  397. #endif
  398. /* Watchdog */
  399. #undef CONFIG_WATCHDOG /* watchdog disabled */
  400. /*
  401. * Miscellaneous configurable options
  402. */
  403. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  404. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  405. #define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
  406. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  407. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  408. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  409. #ifdef CONFIG_MPC8349ITX
  410. #define CONFIG_SYS_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */
  411. #else
  412. #define CONFIG_SYS_PROMPT "MPC8349E-mITX-GP> " /* Monitor Command Prompt */
  413. #endif
  414. #if defined(CONFIG_CMD_KGDB)
  415. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  416. #else
  417. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  418. #endif
  419. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
  420. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  421. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  422. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  423. /*
  424. * For booting Linux, the board info and command line data
  425. * have to be in the first 8 MB of memory, since this is
  426. * the maximum mapped by the Linux kernel during initialization.
  427. */
  428. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  429. #define CONFIG_SYS_HRCW_LOW (\
  430. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  431. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  432. HRCWL_CSB_TO_CLKIN_4X1 |\
  433. HRCWL_VCO_1X2 |\
  434. HRCWL_CORE_TO_CSB_2X1)
  435. #ifdef CONFIG_SYS_LOWBOOT
  436. #define CONFIG_SYS_HRCW_HIGH (\
  437. HRCWH_PCI_HOST |\
  438. HRCWH_32_BIT_PCI |\
  439. HRCWH_PCI1_ARBITER_ENABLE |\
  440. HRCWH_PCI2_ARBITER_ENABLE |\
  441. HRCWH_CORE_ENABLE |\
  442. HRCWH_FROM_0X00000100 |\
  443. HRCWH_BOOTSEQ_DISABLE |\
  444. HRCWH_SW_WATCHDOG_DISABLE |\
  445. HRCWH_ROM_LOC_LOCAL_16BIT |\
  446. HRCWH_TSEC1M_IN_GMII |\
  447. HRCWH_TSEC2M_IN_GMII )
  448. #else
  449. #define CONFIG_SYS_HRCW_HIGH (\
  450. HRCWH_PCI_HOST |\
  451. HRCWH_32_BIT_PCI |\
  452. HRCWH_PCI1_ARBITER_ENABLE |\
  453. HRCWH_PCI2_ARBITER_ENABLE |\
  454. HRCWH_CORE_ENABLE |\
  455. HRCWH_FROM_0XFFF00100 |\
  456. HRCWH_BOOTSEQ_DISABLE |\
  457. HRCWH_SW_WATCHDOG_DISABLE |\
  458. HRCWH_ROM_LOC_LOCAL_16BIT |\
  459. HRCWH_TSEC1M_IN_GMII |\
  460. HRCWH_TSEC2M_IN_GMII )
  461. #endif
  462. /*
  463. * System performance
  464. */
  465. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  466. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  467. #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  468. #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  469. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  470. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  471. #define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
  472. #define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
  473. /*
  474. * System IO Config
  475. */
  476. #define CONFIG_SYS_SICRH SICRH_TSOBI1 /* Needed for gigabit to work on TSEC 1 */
  477. #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1) /* USB DR as device + USB MPH as host */
  478. #define CONFIG_SYS_HID0_INIT 0x000000000
  479. #define CONFIG_SYS_HID0_FINAL CONFIG_SYS_HID0_INIT
  480. #define CONFIG_SYS_HID2 HID2_HBE
  481. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  482. /* DDR */
  483. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  484. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  485. /* PCI */
  486. #ifdef CONFIG_PCI
  487. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  488. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  489. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  490. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  491. #else
  492. #define CONFIG_SYS_IBAT1L 0
  493. #define CONFIG_SYS_IBAT1U 0
  494. #define CONFIG_SYS_IBAT2L 0
  495. #define CONFIG_SYS_IBAT2U 0
  496. #endif
  497. #ifdef CONFIG_MPC83XX_PCI2
  498. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  499. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  500. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  501. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  502. #else
  503. #define CONFIG_SYS_IBAT3L 0
  504. #define CONFIG_SYS_IBAT3U 0
  505. #define CONFIG_SYS_IBAT4L 0
  506. #define CONFIG_SYS_IBAT4U 0
  507. #endif
  508. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  509. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  510. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  511. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  512. #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
  513. BATL_GUARDEDSTORAGE)
  514. #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  515. #define CONFIG_SYS_IBAT7L 0
  516. #define CONFIG_SYS_IBAT7U 0
  517. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  518. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  519. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  520. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  521. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  522. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  523. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  524. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  525. #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
  526. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  527. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  528. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  529. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  530. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  531. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  532. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  533. /*
  534. * Internal Definitions
  535. *
  536. * Boot Flags
  537. */
  538. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  539. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  540. #if defined(CONFIG_CMD_KGDB)
  541. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  542. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  543. #endif
  544. /*
  545. * Environment Configuration
  546. */
  547. #define CONFIG_ENV_OVERWRITE
  548. #ifdef CONFIG_HAS_ETH0
  549. #define CONFIG_ETHADDR 00:E0:0C:00:8C:01
  550. #endif
  551. #ifdef CONFIG_HAS_ETH1
  552. #define CONFIG_ETH1ADDR 00:E0:0C:00:8C:02
  553. #endif
  554. #define CONFIG_IPADDR 192.168.1.253
  555. #define CONFIG_SERVERIP 192.168.1.1
  556. #define CONFIG_GATEWAYIP 192.168.1.1
  557. #define CONFIG_NETMASK 255.255.252.0
  558. #define CONFIG_NETDEV eth0
  559. #ifdef CONFIG_MPC8349ITX
  560. #define CONFIG_HOSTNAME mpc8349emitx
  561. #else
  562. #define CONFIG_HOSTNAME mpc8349emitxgp
  563. #endif
  564. /* Default path and filenames */
  565. #define CONFIG_ROOTPATH /nfsroot/rootfs
  566. #define CONFIG_BOOTFILE uImage
  567. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  568. #ifdef CONFIG_MPC8349ITX
  569. #define CONFIG_FDTFILE mpc8349emitx.dtb
  570. #else
  571. #define CONFIG_FDTFILE mpc8349emitxgp.dtb
  572. #endif
  573. #define CONFIG_BOOTDELAY 0
  574. #define XMK_STR(x) #x
  575. #define MK_STR(x) XMK_STR(x)
  576. #define CONFIG_BOOTARGS \
  577. "root=/dev/nfs rw" \
  578. " nfsroot=" MK_STR(CONFIG_SERVERIP) ":" MK_STR(CONFIG_ROOTPATH) \
  579. " ip=" MK_STR(CONFIG_IPADDR) ":" MK_STR(CONFIG_SERVERIP) ":" \
  580. MK_STR(CONFIG_GATEWAYIP) ":" MK_STR(CONFIG_NETMASK) ":" \
  581. MK_STR(CONFIG_HOSTNAME) ":" MK_STR(CONFIG_NETDEV) ":off" \
  582. " console=" MK_STR(CONFIG_CONSOLE) "," MK_STR(CONFIG_BAUDRATE)
  583. #define CONFIG_EXTRA_ENV_SETTINGS \
  584. "console=" MK_STR(CONFIG_CONSOLE) "\0" \
  585. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  586. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  587. "tftpflash=tftpboot $loadaddr $uboot; " \
  588. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  589. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  590. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  591. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  592. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  593. "fdtaddr=400000\0" \
  594. "fdtfile=" MK_STR(CONFIG_FDTFILE) "\0"
  595. #define CONFIG_NFSBOOTCOMMAND \
  596. "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
  597. " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  598. " console=$console,$baudrate $othbootargs; " \
  599. "tftp $loadaddr $bootfile;" \
  600. "tftp $fdtaddr $fdtfile;" \
  601. "bootm $loadaddr - $fdtaddr"
  602. #define CONFIG_RAMBOOTCOMMAND \
  603. "setenv bootargs root=/dev/ram rw" \
  604. " console=$console,$baudrate $othbootargs; " \
  605. "tftp $ramdiskaddr $ramdiskfile;" \
  606. "tftp $loadaddr $bootfile;" \
  607. "tftp $fdtaddr $fdtfile;" \
  608. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  609. #undef MK_STR
  610. #undef XMK_STR
  611. #endif