tqm5200.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * (C) Copyright 2004-2006
  9. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <common.h>
  30. #include <mpc5xxx.h>
  31. #include <pci.h>
  32. #include <asm/processor.h>
  33. #include <libfdt.h>
  34. #ifdef CONFIG_VIDEO_SM501
  35. #include <sm501.h>
  36. #endif
  37. #if defined(CONFIG_MPC5200_DDR)
  38. #include "mt46v16m16-75.h"
  39. #else
  40. #include "mt48lc16m16a2-75.h"
  41. #endif
  42. #ifdef CONFIG_OF_LIBFDT
  43. #include <fdt_support.h>
  44. #endif /* CONFIG_OF_LIBFDT */
  45. DECLARE_GLOBAL_DATA_PTR;
  46. #ifdef CONFIG_PS2MULT
  47. void ps2mult_early_init(void);
  48. #endif
  49. #ifndef CFG_RAMBOOT
  50. static void sdram_start (int hi_addr)
  51. {
  52. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  53. /* unlock mode register */
  54. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 |
  55. hi_addr_bit;
  56. __asm__ volatile ("sync");
  57. /* precharge all banks */
  58. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  59. hi_addr_bit;
  60. __asm__ volatile ("sync");
  61. #if SDRAM_DDR
  62. /* set mode register: extended mode */
  63. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  64. __asm__ volatile ("sync");
  65. /* set mode register: reset DLL */
  66. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  67. __asm__ volatile ("sync");
  68. #endif
  69. /* precharge all banks */
  70. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 |
  71. hi_addr_bit;
  72. __asm__ volatile ("sync");
  73. /* auto refresh */
  74. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 |
  75. hi_addr_bit;
  76. __asm__ volatile ("sync");
  77. /* set mode register */
  78. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  79. __asm__ volatile ("sync");
  80. /* normal operation */
  81. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  82. __asm__ volatile ("sync");
  83. }
  84. #endif
  85. /*
  86. * ATTENTION: Although partially referenced initdram does NOT make real use
  87. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  88. * is something else than 0x00000000.
  89. */
  90. #if defined(CONFIG_MPC5200)
  91. long int initdram (int board_type)
  92. {
  93. ulong dramsize = 0;
  94. ulong dramsize2 = 0;
  95. uint svr, pvr;
  96. #ifndef CFG_RAMBOOT
  97. ulong test1, test2;
  98. /* setup SDRAM chip selects */
  99. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001c; /* 512MB at 0x0 */
  100. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x40000000; /* disabled */
  101. __asm__ volatile ("sync");
  102. /* setup config registers */
  103. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  104. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  105. __asm__ volatile ("sync");
  106. #if SDRAM_DDR
  107. /* set tap delay */
  108. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  109. __asm__ volatile ("sync");
  110. #endif
  111. /* find RAM size using SDRAM CS0 only */
  112. sdram_start(0);
  113. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
  114. sdram_start(1);
  115. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000);
  116. if (test1 > test2) {
  117. sdram_start(0);
  118. dramsize = test1;
  119. } else {
  120. dramsize = test2;
  121. }
  122. /* memory smaller than 1MB is impossible */
  123. if (dramsize < (1 << 20)) {
  124. dramsize = 0;
  125. }
  126. /* set SDRAM CS0 size according to the amount of RAM found */
  127. if (dramsize > 0) {
  128. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 +
  129. __builtin_ffs(dramsize >> 20) - 1;
  130. } else {
  131. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  132. }
  133. /* let SDRAM CS1 start right after CS0 */
  134. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001c; /* 512MB */
  135. /* find RAM size using SDRAM CS1 only */
  136. if (!dramsize)
  137. sdram_start(0);
  138. test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
  139. if (!dramsize) {
  140. sdram_start(1);
  141. test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000);
  142. }
  143. if (test1 > test2) {
  144. sdram_start(0);
  145. dramsize2 = test1;
  146. } else {
  147. dramsize2 = test2;
  148. }
  149. /* memory smaller than 1MB is impossible */
  150. if (dramsize2 < (1 << 20)) {
  151. dramsize2 = 0;
  152. }
  153. /* set SDRAM CS1 size according to the amount of RAM found */
  154. if (dramsize2 > 0) {
  155. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  156. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  157. } else {
  158. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  159. }
  160. #else /* CFG_RAMBOOT */
  161. /* retrieve size of memory connected to SDRAM CS0 */
  162. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  163. if (dramsize >= 0x13) {
  164. dramsize = (1 << (dramsize - 0x13)) << 20;
  165. } else {
  166. dramsize = 0;
  167. }
  168. /* retrieve size of memory connected to SDRAM CS1 */
  169. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  170. if (dramsize2 >= 0x13) {
  171. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  172. } else {
  173. dramsize2 = 0;
  174. }
  175. #endif /* CFG_RAMBOOT */
  176. /*
  177. * On MPC5200B we need to set the special configuration delay in the
  178. * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
  179. * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
  180. *
  181. * "The SDelay should be written to a value of 0x00000004. It is
  182. * required to account for changes caused by normal wafer processing
  183. * parameters."
  184. */
  185. svr = get_svr();
  186. pvr = get_pvr();
  187. if ((SVR_MJREV(svr) >= 2) &&
  188. (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
  189. *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
  190. __asm__ volatile ("sync");
  191. }
  192. #if defined(CONFIG_TQM5200_B)
  193. return dramsize + dramsize2;
  194. #else
  195. return dramsize;
  196. #endif /* CONFIG_TQM5200_B */
  197. }
  198. #elif defined(CONFIG_MGT5100)
  199. long int initdram (int board_type)
  200. {
  201. ulong dramsize = 0;
  202. #ifndef CFG_RAMBOOT
  203. ulong test1, test2;
  204. /* setup and enable SDRAM chip selects */
  205. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  206. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  207. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  208. __asm__ volatile ("sync");
  209. /* setup config registers */
  210. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  211. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  212. /* address select register */
  213. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  214. __asm__ volatile ("sync");
  215. /* find RAM size */
  216. sdram_start(0);
  217. test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  218. sdram_start(1);
  219. test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  220. if (test1 > test2) {
  221. sdram_start(0);
  222. dramsize = test1;
  223. } else {
  224. dramsize = test2;
  225. }
  226. /* set SDRAM end address according to size */
  227. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  228. #else /* CFG_RAMBOOT */
  229. /* Retrieve amount of SDRAM available */
  230. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  231. #endif /* CFG_RAMBOOT */
  232. return dramsize;
  233. }
  234. #else
  235. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  236. #endif
  237. int checkboard (void)
  238. {
  239. #if defined(CONFIG_AEVFIFO)
  240. puts ("Board: AEVFIFO\n");
  241. return 0;
  242. #endif
  243. #if defined(CONFIG_TQM5200S)
  244. # define MODULE_NAME "TQM5200S"
  245. #else
  246. # define MODULE_NAME "TQM5200"
  247. #endif
  248. #if defined(CONFIG_STK52XX)
  249. # define CARRIER_NAME "STK52xx"
  250. #elif defined(CONFIG_TB5200)
  251. # define CARRIER_NAME "TB5200"
  252. #elif defined(CONFIG_CAM5200)
  253. # define CARRIER_NAME "CAM5200"
  254. #elif defined(CONFIG_FO300)
  255. # define CARRIER_NAME "FO300"
  256. #else
  257. # error "UNKNOWN"
  258. #endif
  259. puts ( "Board: " MODULE_NAME " (TQ-Components GmbH)\n"
  260. " on a " CARRIER_NAME " carrier board\n");
  261. return 0;
  262. }
  263. #undef MODULE_NAME
  264. #undef CARRIER_NAME
  265. void flash_preinit(void)
  266. {
  267. /*
  268. * Now, when we are in RAM, enable flash write
  269. * access for detection process.
  270. * Note that CS_BOOT cannot be cleared when
  271. * executing in flash.
  272. */
  273. #if defined(CONFIG_MGT5100)
  274. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  275. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  276. #endif
  277. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  278. }
  279. #ifdef CONFIG_PCI
  280. static struct pci_controller hose;
  281. extern void pci_mpc5xxx_init(struct pci_controller *);
  282. void pci_init_board(void)
  283. {
  284. pci_mpc5xxx_init(&hose);
  285. }
  286. #endif
  287. #if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
  288. #if defined (CONFIG_MINIFAP)
  289. #define SM501_POWER_MODE0_GATE 0x00000040UL
  290. #define SM501_POWER_MODE1_GATE 0x00000048UL
  291. #define POWER_MODE_GATE_GPIO_PWM_I2C 0x00000040UL
  292. #define SM501_GPIO_DATA_DIR_HIGH 0x0001000CUL
  293. #define SM501_GPIO_DATA_HIGH 0x00010004UL
  294. #define SM501_GPIO_51 0x00080000UL
  295. #endif /* CONFIG MINIFAP */
  296. void init_ide_reset (void)
  297. {
  298. debug ("init_ide_reset\n");
  299. #if defined (CONFIG_MINIFAP)
  300. /* Configure GPIO_51 of the SM501 grafic controller as ATA reset */
  301. /* enable GPIO control (in both power modes) */
  302. *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE0_GATE) |=
  303. POWER_MODE_GATE_GPIO_PWM_I2C;
  304. *(vu_long *) (SM501_MMIO_BASE+SM501_POWER_MODE1_GATE) |=
  305. POWER_MODE_GATE_GPIO_PWM_I2C;
  306. /* configure GPIO51 as output */
  307. *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_DIR_HIGH) |=
  308. SM501_GPIO_51;
  309. #else
  310. /* Configure PSC1_4 as GPIO output for ATA reset */
  311. *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
  312. *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
  313. #endif
  314. }
  315. void ide_set_reset (int idereset)
  316. {
  317. debug ("ide_reset(%d)\n", idereset);
  318. #if defined (CONFIG_MINIFAP)
  319. if (idereset) {
  320. *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) &=
  321. ~SM501_GPIO_51;
  322. } else {
  323. *(vu_long *) (SM501_MMIO_BASE+SM501_GPIO_DATA_HIGH) |=
  324. SM501_GPIO_51;
  325. }
  326. #else
  327. if (idereset) {
  328. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
  329. } else {
  330. *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
  331. }
  332. #endif
  333. }
  334. #endif
  335. #ifdef CONFIG_POST
  336. /*
  337. * Reads GPIO pin PSC6_3. A keypress is reported, if PSC6_3 is low. If PSC6_3
  338. * is left open, no keypress is detected.
  339. */
  340. int post_hotkeys_pressed(void)
  341. {
  342. #ifdef CONFIG_STK52XX
  343. struct mpc5xxx_gpio *gpio;
  344. gpio = (struct mpc5xxx_gpio*) MPC5XXX_GPIO;
  345. /*
  346. * Configure PSC6_1 and PSC6_3 as GPIO. PSC6 then couldn't be used in
  347. * CODEC or UART mode. Consumer IrDA should still be possible.
  348. */
  349. gpio->port_config &= ~(0x07000000);
  350. gpio->port_config |= 0x03000000;
  351. /* Enable GPIO for GPIO_IRDA_1 (IR_USB_CLK pin) = PSC6_3 */
  352. gpio->simple_gpioe |= 0x20000000;
  353. /* Configure GPIO_IRDA_1 as input */
  354. gpio->simple_ddr &= ~(0x20000000);
  355. return ((gpio->simple_ival & 0x20000000) ? 0 : 1);
  356. #else
  357. return 0;
  358. #endif
  359. }
  360. #endif
  361. #if defined(CONFIG_POST) || defined(CONFIG_LOGBUFFER)
  362. void post_word_store (ulong a)
  363. {
  364. volatile ulong *save_addr =
  365. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  366. *save_addr = a;
  367. }
  368. ulong post_word_load (void)
  369. {
  370. volatile ulong *save_addr =
  371. (volatile ulong *)(MPC5XXX_SRAM + MPC5XXX_SRAM_POST_SIZE);
  372. return *save_addr;
  373. }
  374. #endif /* CONFIG_POST || CONFIG_LOGBUFFER*/
  375. #ifdef CONFIG_BOARD_EARLY_INIT_R
  376. int board_early_init_r (void)
  377. {
  378. extern int usb_cpu_init(void);
  379. #ifdef CONFIG_PS2MULT
  380. ps2mult_early_init();
  381. #endif /* CONFIG_PS2MULT */
  382. #if defined(CONFIG_USB_OHCI_NEW) && defined(CFG_USB_OHCI_CPU_INIT)
  383. /* Low level USB init, required for proper kernel operation */
  384. usb_cpu_init();
  385. #endif
  386. return (0);
  387. }
  388. #endif
  389. #ifdef CONFIG_FO300
  390. int silent_boot (void)
  391. {
  392. vu_long timer3_status;
  393. /* Configure GPT3 as GPIO input */
  394. *(vu_long *)MPC5XXX_GPT3_ENABLE = 0x00000004;
  395. /* Read in TIMER_3 pin status */
  396. timer3_status = *(vu_long *)MPC5XXX_GPT3_STATUS;
  397. #ifdef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED
  398. /* Force silent console mode if S1 switch
  399. * is in closed position (TIMER_3 pin status is LOW). */
  400. if (MPC5XXX_GPT_GPIO_PIN(timer3_status) == 0)
  401. return 1;
  402. #else
  403. /* Force silent console mode if S1 switch
  404. * is in open position (TIMER_3 pin status is HIGH). */
  405. if (MPC5XXX_GPT_GPIO_PIN(timer3_status) == 1)
  406. return 1;
  407. #endif
  408. return 0;
  409. }
  410. int board_early_init_f (void)
  411. {
  412. if (silent_boot())
  413. gd->flags |= GD_FLG_SILENT;
  414. return 0;
  415. }
  416. #endif /* CONFIG_FO300 */
  417. int last_stage_init (void)
  418. {
  419. /*
  420. * auto scan for really existing devices and re-set chip select
  421. * configuration.
  422. */
  423. u16 save, tmp;
  424. int restore;
  425. /*
  426. * Check for SRAM and SRAM size
  427. */
  428. /* save original SRAM content */
  429. save = *(volatile u16 *)CFG_CS2_START;
  430. restore = 1;
  431. /* write test pattern to SRAM */
  432. *(volatile u16 *)CFG_CS2_START = 0xA5A5;
  433. __asm__ volatile ("sync");
  434. /*
  435. * Put a different pattern on the data lines: otherwise they may float
  436. * long enough to read back what we wrote.
  437. */
  438. tmp = *(volatile u16 *)CFG_FLASH_BASE;
  439. if (tmp == 0xA5A5)
  440. puts ("!! possible error in SRAM detection\n");
  441. if (*(volatile u16 *)CFG_CS2_START != 0xA5A5) {
  442. /* no SRAM at all, disable cs */
  443. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);
  444. *(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;
  445. *(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;
  446. restore = 0;
  447. __asm__ volatile ("sync");
  448. } else if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0xA5A5) {
  449. /* make sure that we access a mirrored address */
  450. *(volatile u16 *)CFG_CS2_START = 0x1111;
  451. __asm__ volatile ("sync");
  452. if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0x1111) {
  453. /* SRAM size = 512 kByte */
  454. *(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CFG_CS2_START,
  455. 0x80000);
  456. __asm__ volatile ("sync");
  457. puts ("SRAM: 512 kB\n");
  458. }
  459. else
  460. puts ("!! possible error in SRAM detection\n");
  461. } else {
  462. puts ("SRAM: 1 MB\n");
  463. }
  464. /* restore origianl SRAM content */
  465. if (restore) {
  466. *(volatile u16 *)CFG_CS2_START = save;
  467. __asm__ volatile ("sync");
  468. }
  469. #ifndef CONFIG_TQM5200S /* The TQM5200S has no SM501 grafic controller */
  470. /*
  471. * Check for Grafic Controller
  472. */
  473. /* save origianl FB content */
  474. save = *(volatile u16 *)CFG_CS1_START;
  475. restore = 1;
  476. /* write test pattern to FB memory */
  477. *(volatile u16 *)CFG_CS1_START = 0xA5A5;
  478. __asm__ volatile ("sync");
  479. /*
  480. * Put a different pattern on the data lines: otherwise they may float
  481. * long enough to read back what we wrote.
  482. */
  483. tmp = *(volatile u16 *)CFG_FLASH_BASE;
  484. if (tmp == 0xA5A5)
  485. puts ("!! possible error in grafic controller detection\n");
  486. if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
  487. /* no grafic controller at all, disable cs */
  488. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);
  489. *(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF;
  490. *(vu_long *)MPC5XXX_CS1_STOP = 0x0000FFFF;
  491. restore = 0;
  492. __asm__ volatile ("sync");
  493. } else {
  494. puts ("VGA: SMI501 (Voyager) with 8 MB\n");
  495. }
  496. /* restore origianl FB content */
  497. if (restore) {
  498. *(volatile u16 *)CFG_CS1_START = save;
  499. __asm__ volatile ("sync");
  500. }
  501. #ifdef CONFIG_FO300
  502. if (silent_boot()) {
  503. setenv("bootdelay", "0");
  504. disable_ctrlc(1);
  505. }
  506. #endif
  507. #endif /* !CONFIG_TQM5200S */
  508. return 0;
  509. }
  510. #ifdef CONFIG_VIDEO_SM501
  511. #ifdef CONFIG_FO300
  512. #define DISPLAY_WIDTH 800
  513. #else
  514. #define DISPLAY_WIDTH 640
  515. #endif
  516. #define DISPLAY_HEIGHT 480
  517. #ifdef CONFIG_VIDEO_SM501_8BPP
  518. #error CONFIG_VIDEO_SM501_8BPP not supported.
  519. #endif /* CONFIG_VIDEO_SM501_8BPP */
  520. #ifdef CONFIG_VIDEO_SM501_16BPP
  521. #error CONFIG_VIDEO_SM501_16BPP not supported.
  522. #endif /* CONFIG_VIDEO_SM501_16BPP */
  523. #ifdef CONFIG_VIDEO_SM501_32BPP
  524. static const SMI_REGS init_regs [] =
  525. {
  526. #if 0 /* CRT only */
  527. {0x00004, 0x0},
  528. {0x00048, 0x00021807},
  529. {0x0004C, 0x10090a01},
  530. {0x00054, 0x1},
  531. {0x00040, 0x00021807},
  532. {0x00044, 0x10090a01},
  533. {0x00054, 0x0},
  534. {0x80200, 0x00010000},
  535. {0x80204, 0x0},
  536. {0x80208, 0x0A000A00},
  537. {0x8020C, 0x02fa027f},
  538. {0x80210, 0x004a028b},
  539. {0x80214, 0x020c01df},
  540. {0x80218, 0x000201e9},
  541. {0x80200, 0x00013306},
  542. #else /* panel + CRT */
  543. #ifdef CONFIG_FO300
  544. {0x00004, 0x0},
  545. {0x00048, 0x00021807},
  546. {0x0004C, 0x301a0a01},
  547. {0x00054, 0x1},
  548. {0x00040, 0x00021807},
  549. {0x00044, 0x091a0a01},
  550. {0x00054, 0x0},
  551. {0x80000, 0x0f013106},
  552. {0x80004, 0xc428bb17},
  553. {0x8000C, 0x00000000},
  554. {0x80010, 0x0C800C80},
  555. {0x80014, 0x03200000},
  556. {0x80018, 0x01e00000},
  557. {0x8001C, 0x00000000},
  558. {0x80020, 0x01e00320},
  559. {0x80024, 0x042a031f},
  560. {0x80028, 0x0086034a},
  561. {0x8002C, 0x020c01df},
  562. {0x80030, 0x000201ea},
  563. {0x80200, 0x00010000},
  564. #else
  565. {0x00004, 0x0},
  566. {0x00048, 0x00021807},
  567. {0x0004C, 0x091a0a01},
  568. {0x00054, 0x1},
  569. {0x00040, 0x00021807},
  570. {0x00044, 0x091a0a01},
  571. {0x00054, 0x0},
  572. {0x80000, 0x0f013106},
  573. {0x80004, 0xc428bb17},
  574. {0x8000C, 0x00000000},
  575. {0x80010, 0x0a000a00},
  576. {0x80014, 0x02800000},
  577. {0x80018, 0x01e00000},
  578. {0x8001C, 0x00000000},
  579. {0x80020, 0x01e00280},
  580. {0x80024, 0x02fa027f},
  581. {0x80028, 0x004a028b},
  582. {0x8002C, 0x020c01df},
  583. {0x80030, 0x000201e9},
  584. {0x80200, 0x00010000},
  585. #endif /* #ifdef CONFIG_FO300 */
  586. #endif
  587. {0, 0}
  588. };
  589. #endif /* CONFIG_VIDEO_SM501_32BPP */
  590. #ifdef CONFIG_CONSOLE_EXTRA_INFO
  591. /*
  592. * Return text to be printed besides the logo.
  593. */
  594. void video_get_info_str (int line_number, char *info)
  595. {
  596. if (line_number == 1) {
  597. strcpy (info, " Board: TQM5200 (TQ-Components GmbH)");
  598. #if defined (CONFIG_STK52XX) || defined (CONFIG_TB5200) || defined(CONFIG_FO300)
  599. } else if (line_number == 2) {
  600. #if defined (CONFIG_STK52XX)
  601. strcpy (info, " on a STK52xx carrier board");
  602. #endif
  603. #if defined (CONFIG_TB5200)
  604. strcpy (info, " on a TB5200 carrier board");
  605. #endif
  606. #if defined (CONFIG_FO300)
  607. strcpy (info, " on a FO300 carrier board");
  608. #endif
  609. #endif
  610. }
  611. else {
  612. info [0] = '\0';
  613. }
  614. }
  615. #endif
  616. /*
  617. * Returns SM501 register base address. First thing called in the
  618. * driver. Checks if SM501 is physically present.
  619. */
  620. unsigned int board_video_init (void)
  621. {
  622. u16 save, tmp;
  623. int restore, ret;
  624. /*
  625. * Check for Grafic Controller
  626. */
  627. /* save origianl FB content */
  628. save = *(volatile u16 *)CFG_CS1_START;
  629. restore = 1;
  630. /* write test pattern to FB memory */
  631. *(volatile u16 *)CFG_CS1_START = 0xA5A5;
  632. __asm__ volatile ("sync");
  633. /*
  634. * Put a different pattern on the data lines: otherwise they may float
  635. * long enough to read back what we wrote.
  636. */
  637. tmp = *(volatile u16 *)CFG_FLASH_BASE;
  638. if (tmp == 0xA5A5)
  639. puts ("!! possible error in grafic controller detection\n");
  640. if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) {
  641. /* no grafic controller found */
  642. restore = 0;
  643. ret = 0;
  644. } else {
  645. ret = SM501_MMIO_BASE;
  646. }
  647. if (restore) {
  648. *(volatile u16 *)CFG_CS1_START = save;
  649. __asm__ volatile ("sync");
  650. }
  651. return ret;
  652. }
  653. /*
  654. * Returns SM501 framebuffer address
  655. */
  656. unsigned int board_video_get_fb (void)
  657. {
  658. return SM501_FB_BASE;
  659. }
  660. /*
  661. * Called after initializing the SM501 and before clearing the screen.
  662. */
  663. void board_validate_screen (unsigned int base)
  664. {
  665. }
  666. /*
  667. * Return a pointer to the initialization sequence.
  668. */
  669. const SMI_REGS *board_get_regs (void)
  670. {
  671. return init_regs;
  672. }
  673. int board_get_width (void)
  674. {
  675. return DISPLAY_WIDTH;
  676. }
  677. int board_get_height (void)
  678. {
  679. return DISPLAY_HEIGHT;
  680. }
  681. #endif /* CONFIG_VIDEO_SM501 */
  682. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  683. void ft_board_setup(void *blob, bd_t *bd)
  684. {
  685. ft_cpu_setup(blob, bd);
  686. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  687. }
  688. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */