cpu_init.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /*
  2. * Copyright 2007-2009 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2003 Motorola Inc.
  5. * Modified by Xianghua Xiao, X.Xiao@motorola.com
  6. *
  7. * (C) Copyright 2000
  8. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <watchdog.h>
  30. #include <asm/processor.h>
  31. #include <ioports.h>
  32. #include <asm/io.h>
  33. #include <asm/mmu.h>
  34. #include <asm/fsl_law.h>
  35. #include "mp.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. #ifdef CONFIG_MPC8536
  38. extern void fsl_serdes_init(void);
  39. #endif
  40. #ifdef CONFIG_QE
  41. extern qe_iop_conf_t qe_iop_conf_tab[];
  42. extern void qe_config_iopin(u8 port, u8 pin, int dir,
  43. int open_drain, int assign);
  44. extern void qe_init(uint qe_base);
  45. extern void qe_reset(void);
  46. static void config_qe_ioports(void)
  47. {
  48. u8 port, pin;
  49. int dir, open_drain, assign;
  50. int i;
  51. for (i = 0; qe_iop_conf_tab[i].assign != QE_IOP_TAB_END; i++) {
  52. port = qe_iop_conf_tab[i].port;
  53. pin = qe_iop_conf_tab[i].pin;
  54. dir = qe_iop_conf_tab[i].dir;
  55. open_drain = qe_iop_conf_tab[i].open_drain;
  56. assign = qe_iop_conf_tab[i].assign;
  57. qe_config_iopin(port, pin, dir, open_drain, assign);
  58. }
  59. }
  60. #endif
  61. #ifdef CONFIG_CPM2
  62. void config_8560_ioports (volatile ccsr_cpm_t * cpm)
  63. {
  64. int portnum;
  65. for (portnum = 0; portnum < 4; portnum++) {
  66. uint pmsk = 0,
  67. ppar = 0,
  68. psor = 0,
  69. pdir = 0,
  70. podr = 0,
  71. pdat = 0;
  72. iop_conf_t *iopc = (iop_conf_t *) & iop_conf_tab[portnum][0];
  73. iop_conf_t *eiopc = iopc + 32;
  74. uint msk = 1;
  75. /*
  76. * NOTE:
  77. * index 0 refers to pin 31,
  78. * index 31 refers to pin 0
  79. */
  80. while (iopc < eiopc) {
  81. if (iopc->conf) {
  82. pmsk |= msk;
  83. if (iopc->ppar)
  84. ppar |= msk;
  85. if (iopc->psor)
  86. psor |= msk;
  87. if (iopc->pdir)
  88. pdir |= msk;
  89. if (iopc->podr)
  90. podr |= msk;
  91. if (iopc->pdat)
  92. pdat |= msk;
  93. }
  94. msk <<= 1;
  95. iopc++;
  96. }
  97. if (pmsk != 0) {
  98. volatile ioport_t *iop = ioport_addr (cpm, portnum);
  99. uint tpmsk = ~pmsk;
  100. /*
  101. * the (somewhat confused) paragraph at the
  102. * bottom of page 35-5 warns that there might
  103. * be "unknown behaviour" when programming
  104. * PSORx and PDIRx, if PPARx = 1, so I
  105. * decided this meant I had to disable the
  106. * dedicated function first, and enable it
  107. * last.
  108. */
  109. iop->ppar &= tpmsk;
  110. iop->psor = (iop->psor & tpmsk) | psor;
  111. iop->podr = (iop->podr & tpmsk) | podr;
  112. iop->pdat = (iop->pdat & tpmsk) | pdat;
  113. iop->pdir = (iop->pdir & tpmsk) | pdir;
  114. iop->ppar |= ppar;
  115. }
  116. }
  117. }
  118. #endif
  119. /*
  120. * Breathe some life into the CPU...
  121. *
  122. * Set up the memory map
  123. * initialize a bunch of registers
  124. */
  125. #ifdef CONFIG_FSL_CORENET
  126. static void corenet_tb_init(void)
  127. {
  128. volatile ccsr_rcpm_t *rcpm =
  129. (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);
  130. volatile ccsr_pic_t *pic =
  131. (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR);
  132. u32 whoami = in_be32(&pic->whoami);
  133. /* Enable the timebase register for this core */
  134. out_be32(&rcpm->ctbenrl, (1 << whoami));
  135. }
  136. #endif
  137. void cpu_init_f (void)
  138. {
  139. volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  140. extern void m8560_cpm_reset (void);
  141. #ifdef CONFIG_MPC8548
  142. ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
  143. uint svr = get_svr();
  144. /*
  145. * CPU2 errata workaround: A core hang possible while executing
  146. * a msync instruction and a snoopable transaction from an I/O
  147. * master tagged to make quick forward progress is present.
  148. * Fixed in silicon rev 2.1.
  149. */
  150. if ((SVR_MAJ(svr) == 1) || ((SVR_MAJ(svr) == 2 && SVR_MIN(svr) == 0x0)))
  151. out_be32(&ecm->eebpcr, in_be32(&ecm->eebpcr) | (1 << 16));
  152. #endif
  153. disable_tlb(14);
  154. disable_tlb(15);
  155. #ifdef CONFIG_CPM2
  156. config_8560_ioports((ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR);
  157. #endif
  158. /* Map banks 0 and 1 to the FLASH banks 0 and 1 at preliminary
  159. * addresses - these have to be modified later when FLASH size
  160. * has been determined
  161. */
  162. #if defined(CONFIG_SYS_OR0_REMAP)
  163. out_be32(&memctl->or0, CONFIG_SYS_OR0_REMAP);
  164. #endif
  165. #if defined(CONFIG_SYS_OR1_REMAP)
  166. out_be32(&memctl->or1, CONFIG_SYS_OR1_REMAP);
  167. #endif
  168. /* now restrict to preliminary range */
  169. /* if cs1 is already set via debugger, leave cs0/cs1 alone */
  170. if (! memctl->br1 & 1) {
  171. #if defined(CONFIG_SYS_BR0_PRELIM) && defined(CONFIG_SYS_OR0_PRELIM)
  172. out_be32(&memctl->br0, CONFIG_SYS_BR0_PRELIM);
  173. out_be32(&memctl->or0, CONFIG_SYS_OR0_PRELIM);
  174. #endif
  175. #if defined(CONFIG_SYS_BR1_PRELIM) && defined(CONFIG_SYS_OR1_PRELIM)
  176. out_be32(&memctl->or1, CONFIG_SYS_OR1_PRELIM);
  177. out_be32(&memctl->br1, CONFIG_SYS_BR1_PRELIM);
  178. #endif
  179. }
  180. #if defined(CONFIG_SYS_BR2_PRELIM) && defined(CONFIG_SYS_OR2_PRELIM)
  181. out_be32(&memctl->or2, CONFIG_SYS_OR2_PRELIM);
  182. out_be32(&memctl->br2, CONFIG_SYS_BR2_PRELIM);
  183. #endif
  184. #if defined(CONFIG_SYS_BR3_PRELIM) && defined(CONFIG_SYS_OR3_PRELIM)
  185. out_be32(&memctl->or3, CONFIG_SYS_OR3_PRELIM);
  186. out_be32(&memctl->br3, CONFIG_SYS_BR3_PRELIM);
  187. #endif
  188. #if defined(CONFIG_SYS_BR4_PRELIM) && defined(CONFIG_SYS_OR4_PRELIM)
  189. out_be32(&memctl->or4, CONFIG_SYS_OR4_PRELIM);
  190. out_be32(&memctl->br4, CONFIG_SYS_BR4_PRELIM);
  191. #endif
  192. #if defined(CONFIG_SYS_BR5_PRELIM) && defined(CONFIG_SYS_OR5_PRELIM)
  193. out_be32(&memctl->or5, CONFIG_SYS_OR5_PRELIM);
  194. out_be32(&memctl->br5, CONFIG_SYS_BR5_PRELIM);
  195. #endif
  196. #if defined(CONFIG_SYS_BR6_PRELIM) && defined(CONFIG_SYS_OR6_PRELIM)
  197. out_be32(&memctl->or6, CONFIG_SYS_OR6_PRELIM);
  198. out_be32(&memctl->br6, CONFIG_SYS_BR6_PRELIM);
  199. #endif
  200. #if defined(CONFIG_SYS_BR7_PRELIM) && defined(CONFIG_SYS_OR7_PRELIM)
  201. out_be32(&memctl->or7, CONFIG_SYS_OR7_PRELIM);
  202. out_be32(&memctl->br7, CONFIG_SYS_BR7_PRELIM);
  203. #endif
  204. #if defined(CONFIG_CPM2)
  205. m8560_cpm_reset();
  206. #endif
  207. #ifdef CONFIG_QE
  208. /* Config QE ioports */
  209. config_qe_ioports();
  210. #endif
  211. #if defined(CONFIG_MPC8536)
  212. fsl_serdes_init();
  213. #endif
  214. #if defined(CONFIG_FSL_DMA)
  215. dma_init();
  216. #endif
  217. #ifdef CONFIG_FSL_CORENET
  218. corenet_tb_init();
  219. #endif
  220. init_used_tlb_cams();
  221. }
  222. /*
  223. * Initialize L2 as cache.
  224. *
  225. * The newer 8548, etc, parts have twice as much cache, but
  226. * use the same bit-encoding as the older 8555, etc, parts.
  227. *
  228. */
  229. int cpu_init_r(void)
  230. {
  231. #ifdef CONFIG_SYS_LBC_LCRR
  232. volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
  233. #endif
  234. puts ("L2: ");
  235. #if defined(CONFIG_L2_CACHE)
  236. volatile ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  237. volatile uint cache_ctl;
  238. uint svr, ver;
  239. uint l2srbar;
  240. u32 l2siz_field;
  241. svr = get_svr();
  242. ver = SVR_SOC_VER(svr);
  243. asm("msync;isync");
  244. cache_ctl = l2cache->l2ctl;
  245. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  246. if (cache_ctl & MPC85xx_L2CTL_L2E) {
  247. /* Clear L2 SRAM memory-mapped base address */
  248. out_be32(&l2cache->l2srbar0, 0x0);
  249. out_be32(&l2cache->l2srbar1, 0x0);
  250. /* set MBECCDIS=0, SBECCDIS=0 */
  251. clrbits_be32(&l2cache->l2errdis,
  252. (MPC85xx_L2ERRDIS_MBECC |
  253. MPC85xx_L2ERRDIS_SBECC));
  254. /* set L2E=0, L2SRAM=0 */
  255. clrbits_be32(&l2cache->l2ctl,
  256. (MPC85xx_L2CTL_L2E |
  257. MPC85xx_L2CTL_L2SRAM_ENTIRE));
  258. }
  259. #endif
  260. l2siz_field = (cache_ctl >> 28) & 0x3;
  261. switch (l2siz_field) {
  262. case 0x0:
  263. printf(" unknown size (0x%08x)\n", cache_ctl);
  264. return -1;
  265. break;
  266. case 0x1:
  267. if (ver == SVR_8540 || ver == SVR_8560 ||
  268. ver == SVR_8541 || ver == SVR_8541_E ||
  269. ver == SVR_8555 || ver == SVR_8555_E) {
  270. puts("128 KB ");
  271. /* set L2E=1, L2I=1, & L2BLKSZ=1 (128 Kbyte) */
  272. cache_ctl = 0xc4000000;
  273. } else {
  274. puts("256 KB ");
  275. cache_ctl = 0xc0000000; /* set L2E=1, L2I=1, & L2SRAM=0 */
  276. }
  277. break;
  278. case 0x2:
  279. if (ver == SVR_8540 || ver == SVR_8560 ||
  280. ver == SVR_8541 || ver == SVR_8541_E ||
  281. ver == SVR_8555 || ver == SVR_8555_E) {
  282. puts("256 KB ");
  283. /* set L2E=1, L2I=1, & L2BLKSZ=2 (256 Kbyte) */
  284. cache_ctl = 0xc8000000;
  285. } else {
  286. puts ("512 KB ");
  287. /* set L2E=1, L2I=1, & L2SRAM=0 */
  288. cache_ctl = 0xc0000000;
  289. }
  290. break;
  291. case 0x3:
  292. puts("1024 KB ");
  293. /* set L2E=1, L2I=1, & L2SRAM=0 */
  294. cache_ctl = 0xc0000000;
  295. break;
  296. }
  297. if (l2cache->l2ctl & MPC85xx_L2CTL_L2E) {
  298. puts("already enabled");
  299. l2srbar = l2cache->l2srbar0;
  300. #ifdef CONFIG_SYS_INIT_L2_ADDR
  301. if (l2cache->l2ctl & MPC85xx_L2CTL_L2SRAM_ENTIRE
  302. && l2srbar >= CONFIG_SYS_FLASH_BASE) {
  303. l2srbar = CONFIG_SYS_INIT_L2_ADDR;
  304. l2cache->l2srbar0 = l2srbar;
  305. printf("moving to 0x%08x", CONFIG_SYS_INIT_L2_ADDR);
  306. }
  307. #endif /* CONFIG_SYS_INIT_L2_ADDR */
  308. puts("\n");
  309. } else {
  310. asm("msync;isync");
  311. l2cache->l2ctl = cache_ctl; /* invalidate & enable */
  312. asm("msync;isync");
  313. puts("enabled\n");
  314. }
  315. #elif defined(CONFIG_BACKSIDE_L2_CACHE)
  316. u32 l2cfg0 = mfspr(SPRN_L2CFG0);
  317. /* invalidate the L2 cache */
  318. mtspr(SPRN_L2CSR0, (L2CSR0_L2FI|L2CSR0_L2LFC));
  319. while (mfspr(SPRN_L2CSR0) & (L2CSR0_L2FI|L2CSR0_L2LFC))
  320. ;
  321. #ifdef CONFIG_SYS_CACHE_STASHING
  322. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  323. mtspr(SPRN_L2CSR1, (32 + 1));
  324. #endif
  325. /* enable the cache */
  326. mtspr(SPRN_L2CSR0, CONFIG_SYS_INIT_L2CSR0);
  327. if (CONFIG_SYS_INIT_L2CSR0 & L2CSR0_L2E) {
  328. while (!(mfspr(SPRN_L2CSR0) & L2CSR0_L2E))
  329. ;
  330. printf("%d KB enabled\n", (l2cfg0 & 0x3fff) * 64);
  331. }
  332. #else
  333. puts("disabled\n");
  334. #endif
  335. #ifdef CONFIG_QE
  336. uint qe_base = CONFIG_SYS_IMMR + 0x00080000; /* QE immr base */
  337. qe_init(qe_base);
  338. qe_reset();
  339. #endif
  340. #if defined(CONFIG_MP)
  341. setup_mp();
  342. #endif
  343. #ifdef CONFIG_SYS_LBC_LCRR
  344. /*
  345. * Modify the CLKDIV field of LCRR register to improve the writing
  346. * speed for NOR flash.
  347. */
  348. clrsetbits_be32(&lbc->lcrr, LCRR_CLKDIV, CONFIG_SYS_LBC_LCRR);
  349. __raw_readl(&lbc->lcrr);
  350. isync();
  351. #endif
  352. return 0;
  353. }
  354. extern void setup_ivors(void);
  355. void arch_preboot_os(void)
  356. {
  357. u32 msr;
  358. /*
  359. * We are changing interrupt offsets and are about to boot the OS so
  360. * we need to make sure we disable all async interrupts. EE is already
  361. * disabled by the time we get called.
  362. */
  363. msr = mfmsr();
  364. msr &= ~(MSR_ME|MSR_CE|MSR_DE);
  365. mtmsr(msr);
  366. setup_ivors();
  367. }