mgcoge.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC8247 1
  30. #define CONFIG_MPC8272_FAMILY 1
  31. #define CONFIG_MGCOGE 1
  32. #define CONFIG_CPM2 1 /* Has a CPM2 */
  33. /* include common defines/options for all Keymile boards */
  34. #include "keymile-common.h"
  35. /*
  36. * Select serial console configuration
  37. *
  38. * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
  39. * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
  40. * for SCC).
  41. */
  42. #define CONFIG_CONS_ON_SMC /* Console is on SMC */
  43. #undef CONFIG_CONS_ON_SCC /* It's not on SCC */
  44. #undef CONFIG_CONS_NONE /* It's not on external UART */
  45. #define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
  46. /*
  47. * Select ethernet configuration
  48. *
  49. * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
  50. * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
  51. * SCC, 1-3 for FCC)
  52. *
  53. * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
  54. * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
  55. * must be unset.
  56. */
  57. #define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
  58. #undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
  59. #undef CONFIG_ETHER_NONE /* No external Ethernet */
  60. #define CONFIG_NET_MULTI 1
  61. #define CONFIG_ETHER_INDEX 4
  62. #define CONFIG_SYS_SCC_TOUT_LOOP 10000000
  63. # define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
  64. #ifndef CONFIG_8260_CLKIN
  65. #define CONFIG_8260_CLKIN 66000000 /* in Hz */
  66. #endif
  67. /*
  68. * Default environment settings
  69. */
  70. #define CONFIG_EXTRA_ENV_SETTINGS \
  71. "netdev=eth0\0" \
  72. "u-boot_addr=100000\0" \
  73. "kernel_addr=200000\0" \
  74. "fdt_addr=400000\0" \
  75. "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
  76. "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
  77. "bootfile=/tftpboot/mgcoge/uImage\0" \
  78. "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
  79. "load=tftp ${u-boot_addr} ${u-boot}\0" \
  80. "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
  81. "cp.b ${u-boot_addr} fe000000 ${filesize};" \
  82. "prot on fe000000 fe03ffff\0" \
  83. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  84. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  85. "nfsroot=${serverip}:${rootpath}\0" \
  86. "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
  87. "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
  88. "addip=setenv bootargs ${bootargs} " \
  89. "ip=${ipaddr}:${serverip}:${gatewayip}:" \
  90. "${netmask}:${hostname}:${netdev}:off panic=1\0" \
  91. "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
  92. "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
  93. "bootm ${kernel_addr} - ${fdt_addr}\0" \
  94. "net_self=tftp ${kernel_addr} ${bootfile}; " \
  95. "tftp ${fdt_addr} ${fdt_file}; " \
  96. "tftp ${ramdisk_addr} ${ramdisk_file}; " \
  97. "run ramargs addip; " \
  98. "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
  99. ""
  100. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  101. #define CONFIG_SYS_FLASH_BASE 0xFE000000
  102. #define CONFIG_SYS_FLASH_SIZE 32
  103. #define CONFIG_SYS_FLASH_CFI
  104. #define CONFIG_FLASH_CFI_DRIVER
  105. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
  106. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  107. #define CONFIG_SYS_FLASH_BASE_1 0x50000000
  108. #define CONFIG_SYS_FLASH_SIZE_1 64
  109. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_1 }
  110. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
  111. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  112. #define CONFIG_SYS_RAMBOOT
  113. #endif
  114. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
  115. #define CONFIG_ENV_IS_IN_FLASH
  116. #ifdef CONFIG_ENV_IS_IN_FLASH
  117. #define CONFIG_ENV_SECT_SIZE 0x20000
  118. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  119. #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
  120. /* Address and size of Redundant Environment Sector */
  121. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
  122. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  123. #endif /* CONFIG_ENV_IS_IN_FLASH */
  124. /* enable I2C and select the hardware/software driver */
  125. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  126. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  127. #define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
  128. #define CONFIG_SYS_I2C_SLAVE 0x7F
  129. /*
  130. * Software (bit-bang) I2C driver configuration
  131. */
  132. #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
  133. #define I2C_ACTIVE (iop->pdir |= 0x00010000)
  134. #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
  135. #define I2C_READ ((iop->pdat & 0x00010000) != 0)
  136. #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
  137. else iop->pdat &= ~0x00010000
  138. #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
  139. else iop->pdat &= ~0x00020000
  140. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  141. #define CONFIG_I2C_MULTI_BUS 1
  142. #define CONFIG_I2C_CMD_TREE 1
  143. #define CONFIG_SYS_MAX_I2C_BUS 2
  144. #define CONFIG_SYS_I2C_INIT_BOARD 1
  145. #define CONFIG_I2C_MUX 1
  146. /* EEprom support */
  147. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  148. #define CONFIG_SYS_I2C_MULTI_EEPROMS 1
  149. #define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
  150. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
  151. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  152. /* Support the IVM EEprom */
  153. #define CONFIG_SYS_IVM_EEPROM_ADR 0x50
  154. #define CONFIG_SYS_IVM_EEPROM_MAX_LEN 0x400
  155. #define CONFIG_SYS_IVM_EEPROM_PAGE_LEN 0x100
  156. /* I2C SYSMON (LM75, AD7414 is almost compatible) */
  157. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  158. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  159. #define CONFIG_SYS_DTT_MAX_TEMP 70
  160. #define CONFIG_SYS_DTT_LOW_TEMP -30
  161. #define CONFIG_SYS_DTT_HYSTERESIS 3
  162. #define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
  163. #define CONFIG_SYS_IMMR 0xF0000000
  164. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  165. #define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
  166. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  167. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  168. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  169. /* Hard reset configuration word */
  170. #define CONFIG_SYS_HRCW_MASTER 0x0604b211
  171. /* No slaves */
  172. #define CONFIG_SYS_HRCW_SLAVE1 0
  173. #define CONFIG_SYS_HRCW_SLAVE2 0
  174. #define CONFIG_SYS_HRCW_SLAVE3 0
  175. #define CONFIG_SYS_HRCW_SLAVE4 0
  176. #define CONFIG_SYS_HRCW_SLAVE5 0
  177. #define CONFIG_SYS_HRCW_SLAVE6 0
  178. #define CONFIG_SYS_HRCW_SLAVE7 0
  179. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  180. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  181. #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
  182. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  183. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
  184. #if defined(CONFIG_CMD_KGDB)
  185. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  186. #endif
  187. #define CONFIG_SYS_HID0_INIT 0
  188. #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
  189. #define CONFIG_SYS_HID2 0
  190. #define CONFIG_SYS_SIUMCR 0x4020c200
  191. #define CONFIG_SYS_SYPCR 0xFFFFFFC3
  192. #define CONFIG_SYS_BCR 0x10000000
  193. #define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
  194. /*-----------------------------------------------------------------------
  195. * RMR - Reset Mode Register 5-5
  196. *-----------------------------------------------------------------------
  197. * turn on Checkstop Reset Enable
  198. */
  199. #define CONFIG_SYS_RMR 0
  200. /*-----------------------------------------------------------------------
  201. * TMCNTSC - Time Counter Status and Control 4-40
  202. *-----------------------------------------------------------------------
  203. * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
  204. * and enable Time Counter
  205. */
  206. #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
  207. /*-----------------------------------------------------------------------
  208. * PISCR - Periodic Interrupt Status and Control 4-42
  209. *-----------------------------------------------------------------------
  210. * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
  211. * Periodic timer
  212. */
  213. #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
  214. /*-----------------------------------------------------------------------
  215. * RCCR - RISC Controller Configuration 13-7
  216. *-----------------------------------------------------------------------
  217. */
  218. #define CONFIG_SYS_RCCR 0
  219. /*
  220. * Init Memory Controller:
  221. *
  222. * Bank Bus Machine PortSz Device
  223. * ---- --- ------- ------ ------
  224. * 0 60x GPCM 8 bit FLASH
  225. * 1 60x SDRAM 32 bit SDRAM
  226. * 3 60x GPCM 8 bit GPIO/PIGGY
  227. * 5 60x GPCM 16 bit CFG-Flash
  228. *
  229. */
  230. /* Bank 0 - FLASH
  231. */
  232. #define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
  233. BRx_PS_8 |\
  234. BRx_MS_GPCM_P |\
  235. BRx_V)
  236. #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
  237. ORxG_CSNT |\
  238. ORxG_ACS_DIV2 |\
  239. ORxG_SCY_5_CLK |\
  240. ORxG_TRLX )
  241. /* Bank 1 - 60x bus SDRAM
  242. */
  243. #define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
  244. #define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
  245. #define CONFIG_SYS_MPTPR 0x1800
  246. /*-----------------------------------------------------------------------------
  247. * Address for Mode Register Set (MRS) command
  248. *-----------------------------------------------------------------------------
  249. */
  250. #define CONFIG_SYS_MRS_OFFS 0x00000110
  251. #define CONFIG_SYS_PSRT 0x0e
  252. #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
  253. BRx_PS_64 |\
  254. BRx_MS_SDRAM_P |\
  255. BRx_V)
  256. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
  257. /* SDRAM initialization values
  258. */
  259. #define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
  260. ORxS_BPD_8 |\
  261. ORxS_ROWST_PBI0_A7 |\
  262. ORxS_NUMR_13)
  263. #define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
  264. PSDMR_BSMA_A14_A16 |\
  265. PSDMR_SDA10_PBI0_A9 |\
  266. PSDMR_RFRC_5_CLK |\
  267. PSDMR_PRETOACT_2W |\
  268. PSDMR_ACTTORW_2W |\
  269. PSDMR_LDOTOPRE_1C |\
  270. PSDMR_WRC_1C |\
  271. PSDMR_CL_2)
  272. /* GPIO/PIGGY on CS3 initialization values
  273. */
  274. #define CONFIG_SYS_PIGGY_BASE 0x30000000
  275. #define CONFIG_SYS_PIGGY_SIZE 128
  276. #define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
  277. BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
  278. #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
  279. ORxG_CSNT | ORxG_ACS_DIV2 |\
  280. ORxG_SCY_3_CLK | ORxG_TRLX )
  281. /* CFG-Flash on CS5 initialization values
  282. */
  283. #define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
  284. BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
  285. #define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1) |\
  286. ORxG_CSNT | ORxG_ACS_DIV2 |\
  287. ORxG_SCY_5_CLK | ORxG_TRLX )
  288. #define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
  289. /* pass open firmware flat tree */
  290. #define CONFIG_FIT 1
  291. #define CONFIG_OF_LIBFDT 1
  292. #define CONFIG_OF_BOARD_SETUP 1
  293. #define OF_CPU "PowerPC,8247@0"
  294. #define OF_SOC "soc@f0000000"
  295. #define OF_TBCLK (bd->bi_busfreq / 4)
  296. #define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
  297. #endif /* __CONFIG_H */