start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. /*
  2. * armboot - Startup Code for XScale CPU-core
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2001 Marius Groger <mag@sysgo.de>
  9. * Copyright (C) 2002 Alex Zupke <azu@sysgo.de>
  10. * Copyright (C) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  12. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  13. * Copyright (C) 2003 Kshitij <kshitij@ti.com>
  14. * Copyright (C) 2003 Richard Woodruff <r-woodruff2@ti.com>
  15. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  16. * Copyright (C) 2004 Texas Instruments <r-woodruff2@ti.com>
  17. * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
  18. *
  19. * See file CREDITS for list of people who contributed to this
  20. * project.
  21. *
  22. * This program is free software; you can redistribute it and/or
  23. * modify it under the terms of the GNU General Public License as
  24. * published by the Free Software Foundation; either version 2 of
  25. * the License, or (at your option) any later version.
  26. *
  27. * This program is distributed in the hope that it will be useful,
  28. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  29. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  30. * GNU General Public License for more details.
  31. *
  32. * You should have received a copy of the GNU General Public License
  33. * along with this program; if not, write to the Free Software
  34. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  35. * MA 02111-1307 USA
  36. */
  37. #include <asm-offsets.h>
  38. #include <config.h>
  39. #include <version.h>
  40. #ifdef CONFIG_CPU_PXA25X
  41. #if ((CONFIG_SYS_INIT_SP_ADDR) != 0xfffff800)
  42. #error "Init SP address must be set to 0xfffff800 for PXA250"
  43. #endif
  44. #endif
  45. .globl _start
  46. _start: b reset
  47. #ifdef CONFIG_SPL_BUILD
  48. ldr pc, _hang
  49. ldr pc, _hang
  50. ldr pc, _hang
  51. ldr pc, _hang
  52. ldr pc, _hang
  53. ldr pc, _hang
  54. ldr pc, _hang
  55. _hang:
  56. .word do_hang
  57. .word 0x12345678
  58. .word 0x12345678
  59. .word 0x12345678
  60. .word 0x12345678
  61. .word 0x12345678
  62. .word 0x12345678
  63. .word 0x12345678 /* now 16*4=64 */
  64. #else
  65. ldr pc, _undefined_instruction
  66. ldr pc, _software_interrupt
  67. ldr pc, _prefetch_abort
  68. ldr pc, _data_abort
  69. ldr pc, _not_used
  70. ldr pc, _irq
  71. ldr pc, _fiq
  72. _undefined_instruction: .word undefined_instruction
  73. _software_interrupt: .word software_interrupt
  74. _prefetch_abort: .word prefetch_abort
  75. _data_abort: .word data_abort
  76. _not_used: .word not_used
  77. _irq: .word irq
  78. _fiq: .word fiq
  79. _pad: .word 0x12345678 /* now 16*4=64 */
  80. #endif /* CONFIG_SPL_BUILD */
  81. .global _end_vect
  82. _end_vect:
  83. .balignl 16,0xdeadbeef
  84. /*
  85. *************************************************************************
  86. *
  87. * Startup Code (reset vector)
  88. *
  89. * do important init only if we don't start from memory!
  90. * setup Memory and board specific bits prior to relocation.
  91. * relocate armboot to ram
  92. * setup stack
  93. *
  94. *************************************************************************
  95. */
  96. .globl _TEXT_BASE
  97. _TEXT_BASE:
  98. #ifdef CONFIG_SPL_BUILD
  99. .word CONFIG_SPL_TEXT_BASE
  100. #else
  101. .word CONFIG_SYS_TEXT_BASE
  102. #endif
  103. /*
  104. * These are defined in the board-specific linker script.
  105. * Subtracting _start from them lets the linker put their
  106. * relative position in the executable instead of leaving
  107. * them null.
  108. */
  109. .globl _bss_start_ofs
  110. _bss_start_ofs:
  111. .word __bss_start - _start
  112. .globl _bss_end_ofs
  113. _bss_end_ofs:
  114. .word __bss_end__ - _start
  115. .globl _end_ofs
  116. _end_ofs:
  117. .word _end - _start
  118. #ifdef CONFIG_USE_IRQ
  119. /* IRQ stack memory (calculated at run-time) */
  120. .globl IRQ_STACK_START
  121. IRQ_STACK_START:
  122. .word 0x0badc0de
  123. /* IRQ stack memory (calculated at run-time) */
  124. .globl FIQ_STACK_START
  125. FIQ_STACK_START:
  126. .word 0x0badc0de
  127. #endif
  128. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  129. .globl IRQ_STACK_START_IN
  130. IRQ_STACK_START_IN:
  131. .word 0x0badc0de
  132. /*
  133. * the actual reset code
  134. */
  135. reset:
  136. /*
  137. * set the cpu to SVC32 mode
  138. */
  139. mrs r0,cpsr
  140. bic r0,r0,#0x1f
  141. orr r0,r0,#0xd3
  142. msr cpsr,r0
  143. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  144. bl cpu_init_crit
  145. #endif
  146. #ifdef CONFIG_CPU_PXA25X
  147. bl lock_cache_for_stack
  148. #endif
  149. /* Set stackpointer in internal RAM to call board_init_f */
  150. call_board_init_f:
  151. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  152. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  153. ldr r0, =0x00000000
  154. bl board_init_f
  155. /*------------------------------------------------------------------------------*/
  156. #ifndef CONFIG_SPL_BUILD
  157. /*
  158. * void relocate_code (addr_sp, gd, addr_moni)
  159. *
  160. * This "function" does not return, instead it continues in RAM
  161. * after relocating the monitor code.
  162. *
  163. */
  164. .globl relocate_code
  165. relocate_code:
  166. mov r4, r0 /* save addr_sp */
  167. mov r5, r1 /* save addr of gd */
  168. mov r6, r2 /* save addr of destination */
  169. /* Set up the stack */
  170. stack_setup:
  171. mov sp, r4
  172. /* Disable the Dcache RAM lock for stack now */
  173. #ifdef CONFIG_CPU_PXA25X
  174. bl cpu_init_crit
  175. #endif
  176. adr r0, _start
  177. cmp r0, r6
  178. beq clear_bss /* skip relocation */
  179. mov r1, r6 /* r1 <- scratch for copy_loop */
  180. ldr r3, _bss_start_ofs
  181. add r2, r0, r3 /* r2 <- source end address */
  182. copy_loop:
  183. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  184. stmia r1!, {r9-r10} /* copy to target address [r1] */
  185. cmp r0, r2 /* until source end address [r2] */
  186. blo copy_loop
  187. #ifndef CONFIG_SPL_BUILD
  188. /*
  189. * fix .rel.dyn relocations
  190. */
  191. ldr r0, _TEXT_BASE /* r0 <- Text base */
  192. sub r9, r6, r0 /* r9 <- relocation offset */
  193. ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
  194. add r10, r10, r0 /* r10 <- sym table in FLASH */
  195. ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
  196. add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
  197. ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
  198. add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
  199. fixloop:
  200. ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
  201. add r0, r0, r9 /* r0 <- location to fix up in RAM */
  202. ldr r1, [r2, #4]
  203. and r7, r1, #0xff
  204. cmp r7, #23 /* relative fixup? */
  205. beq fixrel
  206. cmp r7, #2 /* absolute fixup? */
  207. beq fixabs
  208. /* ignore unknown type of fixup */
  209. b fixnext
  210. fixabs:
  211. /* absolute fix: set location to (offset) symbol value */
  212. mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
  213. add r1, r10, r1 /* r1 <- address of symbol in table */
  214. ldr r1, [r1, #4] /* r1 <- symbol value */
  215. add r1, r1, r9 /* r1 <- relocated sym addr */
  216. b fixnext
  217. fixrel:
  218. /* relative fix: increase location by offset */
  219. ldr r1, [r0]
  220. add r1, r1, r9
  221. fixnext:
  222. str r1, [r0]
  223. add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
  224. cmp r2, r3
  225. blo fixloop
  226. #endif
  227. clear_bss:
  228. #ifndef CONFIG_SPL_BUILD
  229. ldr r0, _bss_start_ofs
  230. ldr r1, _bss_end_ofs
  231. mov r4, r6 /* reloc addr */
  232. add r0, r0, r4
  233. add r1, r1, r4
  234. mov r2, #0x00000000 /* clear */
  235. clbss_l:cmp r0, r1 /* clear loop... */
  236. bhs clbss_e /* if reached end of bss, exit */
  237. str r2, [r0]
  238. add r0, r0, #4
  239. b clbss_l
  240. clbss_e:
  241. #endif /* #ifndef CONFIG_SPL_BUILD */
  242. /*
  243. * We are done. Do not return, instead branch to second part of board
  244. * initialization, now running from RAM.
  245. */
  246. #ifdef CONFIG_ONENAND_SPL
  247. ldr r0, _onenand_boot_ofs
  248. mov pc, r0
  249. _onenand_boot_ofs:
  250. .word onenand_boot
  251. #else
  252. jump_2_ram:
  253. ldr r0, _board_init_r_ofs
  254. ldr r1, _TEXT_BASE
  255. add lr, r0, r1
  256. add lr, lr, r9
  257. /* setup parameters for board_init_r */
  258. mov r0, r5 /* gd_t */
  259. mov r1, r6 /* dest_addr */
  260. /* jump to it ... */
  261. mov pc, lr
  262. _board_init_r_ofs:
  263. .word board_init_r - _start
  264. #endif
  265. _rel_dyn_start_ofs:
  266. .word __rel_dyn_start - _start
  267. _rel_dyn_end_ofs:
  268. .word __rel_dyn_end - _start
  269. _dynsym_start_ofs:
  270. .word __dynsym_start - _start
  271. #endif
  272. /*
  273. *************************************************************************
  274. *
  275. * CPU_init_critical registers
  276. *
  277. * setup important registers
  278. * setup memory timing
  279. *
  280. *************************************************************************
  281. */
  282. #if !defined(CONFIG_SKIP_LOWLEVEL_INIT) || defined(CONFIG_CPU_PXA25X)
  283. cpu_init_crit:
  284. /*
  285. * flush v4 I/D caches
  286. */
  287. mov r0, #0
  288. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  289. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  290. /*
  291. * disable MMU stuff and caches
  292. */
  293. mrc p15, 0, r0, c1, c0, 0
  294. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  295. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  296. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  297. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  298. mcr p15, 0, r0, c1, c0, 0
  299. mov pc, lr /* back to my caller */
  300. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT || CONFIG_CPU_PXA25X */
  301. #ifndef CONFIG_SPL_BUILD
  302. /*
  303. *************************************************************************
  304. *
  305. * Interrupt handling
  306. *
  307. *************************************************************************
  308. */
  309. @
  310. @ IRQ stack frame.
  311. @
  312. #define S_FRAME_SIZE 72
  313. #define S_OLD_R0 68
  314. #define S_PSR 64
  315. #define S_PC 60
  316. #define S_LR 56
  317. #define S_SP 52
  318. #define S_IP 48
  319. #define S_FP 44
  320. #define S_R10 40
  321. #define S_R9 36
  322. #define S_R8 32
  323. #define S_R7 28
  324. #define S_R6 24
  325. #define S_R5 20
  326. #define S_R4 16
  327. #define S_R3 12
  328. #define S_R2 8
  329. #define S_R1 4
  330. #define S_R0 0
  331. #define MODE_SVC 0x13
  332. #define I_BIT 0x80
  333. /*
  334. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  335. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  336. */
  337. .macro bad_save_user_regs
  338. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  339. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  340. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  341. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  342. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  343. add r5, sp, #S_SP
  344. mov r1, lr
  345. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  346. mov r0, sp @ save current stack into r0 (param register)
  347. .endm
  348. .macro irq_save_user_regs
  349. sub sp, sp, #S_FRAME_SIZE
  350. stmia sp, {r0 - r12} @ Calling r0-r12
  351. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  352. stmdb r8, {sp, lr}^ @ Calling SP, LR
  353. str lr, [r8, #0] @ Save calling PC
  354. mrs r6, spsr
  355. str r6, [r8, #4] @ Save CPSR
  356. str r0, [r8, #8] @ Save OLD_R0
  357. mov r0, sp
  358. .endm
  359. .macro irq_restore_user_regs
  360. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  361. mov r0, r0
  362. ldr lr, [sp, #S_PC] @ Get PC
  363. add sp, sp, #S_FRAME_SIZE
  364. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  365. .endm
  366. .macro get_bad_stack
  367. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  368. str lr, [r13] @ save caller lr in position 0 of saved stack
  369. mrs lr, spsr @ get the spsr
  370. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  371. mov r13, #MODE_SVC @ prepare SVC-Mode
  372. @ msr spsr_c, r13
  373. msr spsr, r13 @ switch modes, make sure moves will execute
  374. mov lr, pc @ capture return pc
  375. movs pc, lr @ jump to next instruction & switch modes.
  376. .endm
  377. .macro get_bad_stack_swi
  378. sub r13, r13, #4 @ space on current stack for scratch reg.
  379. str r0, [r13] @ save R0's value.
  380. ldr r0, IRQ_STACK_START_IN @ get data regions start
  381. str lr, [r0] @ save caller lr in position 0 of saved stack
  382. mrs r0, spsr @ get the spsr
  383. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  384. ldr r0, [r13] @ restore r0
  385. add r13, r13, #4 @ pop stack entry
  386. .endm
  387. .macro get_irq_stack @ setup IRQ stack
  388. ldr sp, IRQ_STACK_START
  389. .endm
  390. .macro get_fiq_stack @ setup FIQ stack
  391. ldr sp, FIQ_STACK_START
  392. .endm
  393. #endif /* CONFIG_SPL_BUILD */
  394. /*
  395. * exception handlers
  396. */
  397. #ifdef CONFIG_SPL_BUILD
  398. .align 5
  399. do_hang:
  400. ldr sp, _TEXT_BASE /* use 32 words about stack */
  401. bl hang /* hang and never return */
  402. #else /* !CONFIG_SPL_BUILD */
  403. .align 5
  404. undefined_instruction:
  405. get_bad_stack
  406. bad_save_user_regs
  407. bl do_undefined_instruction
  408. .align 5
  409. software_interrupt:
  410. get_bad_stack_swi
  411. bad_save_user_regs
  412. bl do_software_interrupt
  413. .align 5
  414. prefetch_abort:
  415. get_bad_stack
  416. bad_save_user_regs
  417. bl do_prefetch_abort
  418. .align 5
  419. data_abort:
  420. get_bad_stack
  421. bad_save_user_regs
  422. bl do_data_abort
  423. .align 5
  424. not_used:
  425. get_bad_stack
  426. bad_save_user_regs
  427. bl do_not_used
  428. #ifdef CONFIG_USE_IRQ
  429. .align 5
  430. irq:
  431. get_irq_stack
  432. irq_save_user_regs
  433. bl do_irq
  434. irq_restore_user_regs
  435. .align 5
  436. fiq:
  437. get_fiq_stack
  438. /* someone ought to write a more effiction fiq_save_user_regs */
  439. irq_save_user_regs
  440. bl do_fiq
  441. irq_restore_user_regs
  442. #else
  443. .align 5
  444. irq:
  445. get_bad_stack
  446. bad_save_user_regs
  447. bl do_irq
  448. .align 5
  449. fiq:
  450. get_bad_stack
  451. bad_save_user_regs
  452. bl do_fiq
  453. #endif
  454. .align 5
  455. #endif /* CONFIG_SPL_BUILD */
  456. /*
  457. * Enable MMU to use DCache as DRAM.
  458. *
  459. * This is useful on PXA25x and PXA26x in early bootstages, where there is no
  460. * other possible memory available to hold stack.
  461. */
  462. #ifdef CONFIG_CPU_PXA25X
  463. .macro CPWAIT reg
  464. mrc p15, 0, \reg, c2, c0, 0
  465. mov \reg, \reg
  466. sub pc, pc, #4
  467. .endm
  468. lock_cache_for_stack:
  469. /* Domain access -- enable for all CPs */
  470. ldr r0, =0x0000ffff
  471. mcr p15, 0, r0, c3, c0, 0
  472. /* Point TTBR to MMU table */
  473. ldr r0, =mmutable
  474. mcr p15, 0, r0, c2, c0, 0
  475. /* Kick in MMU, ICache, DCache, BTB */
  476. mrc p15, 0, r0, c1, c0, 0
  477. bic r0, #0x1b00
  478. bic r0, #0x0087
  479. orr r0, #0x1800
  480. orr r0, #0x0005
  481. mcr p15, 0, r0, c1, c0, 0
  482. CPWAIT r0
  483. /* Unlock Icache, Dcache */
  484. mcr p15, 0, r0, c9, c1, 1
  485. mcr p15, 0, r0, c9, c2, 1
  486. /* Flush Icache, Dcache, BTB */
  487. mcr p15, 0, r0, c7, c7, 0
  488. /* Unlock I-TLB, D-TLB */
  489. mcr p15, 0, r0, c10, c4, 1
  490. mcr p15, 0, r0, c10, c8, 1
  491. /* Flush TLB */
  492. mcr p15, 0, r0, c8, c7, 0
  493. /* Allocate 4096 bytes of Dcache as RAM */
  494. /* Drain pending loads and stores */
  495. mcr p15, 0, r0, c7, c10, 4
  496. mov r4, #0x00
  497. mov r5, #0x00
  498. mov r2, #0x01
  499. mcr p15, 0, r0, c9, c2, 0
  500. CPWAIT r0
  501. /* 128 lines reserved (128 x 32bytes = 4096 bytes total) */
  502. mov r0, #128
  503. ldr r1, =0xfffff000
  504. alloc:
  505. mcr p15, 0, r1, c7, c2, 5
  506. /* Drain pending loads and stores */
  507. mcr p15, 0, r0, c7, c10, 4
  508. strd r4, [r1], #8
  509. strd r4, [r1], #8
  510. strd r4, [r1], #8
  511. strd r4, [r1], #8
  512. subs r0, #0x01
  513. bne alloc
  514. /* Drain pending loads and stores */
  515. mcr p15, 0, r0, c7, c10, 4
  516. mov r2, #0x00
  517. mcr p15, 0, r2, c9, c2, 0
  518. CPWAIT r0
  519. mov pc, lr
  520. .section .mmutable, "a"
  521. mmutable:
  522. .align 14
  523. /* 0x00000000 - 0xffe00000 : 1:1, uncached mapping */
  524. .set __base, 0
  525. .rept 0xfff
  526. .word (__base << 20) | 0xc12
  527. .set __base, __base + 1
  528. .endr
  529. /* 0xfff00000 : 1:1, cached mapping */
  530. .word (0xfff << 20) | 0x1c1e
  531. #endif /* CONFIG_CPU_PXA25X */