lwmon5.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * (C) Copyright 2007
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <common.h>
  21. #include <command.h>
  22. #include <ppc440.h>
  23. #include <asm/processor.h>
  24. #include <asm/gpio.h>
  25. #include <asm/io.h>
  26. DECLARE_GLOBAL_DATA_PTR;
  27. extern flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  28. ulong flash_get_size(ulong base, int banknum);
  29. int misc_init_r_kbd(void);
  30. int board_early_init_f(void)
  31. {
  32. u32 sdr0_pfc1, sdr0_pfc2;
  33. u32 reg;
  34. /* PLB Write pipelining disabled. Denali Core workaround */
  35. mtdcr(plb0_acr, 0xDE000000);
  36. mtdcr(plb1_acr, 0xDE000000);
  37. /*--------------------------------------------------------------------
  38. * Setup the interrupt controller polarities, triggers, etc.
  39. *-------------------------------------------------------------------*/
  40. mtdcr(uic0sr, 0xffffffff); /* clear all. if write with 1 then the status is cleared */
  41. mtdcr(uic0er, 0x00000000); /* disable all */
  42. mtdcr(uic0cr, 0x00000000); /* we have not critical interrupts at the moment */
  43. mtdcr(uic0pr, 0xFFBFF1EF); /* Adjustment of the polarity */
  44. mtdcr(uic0tr, 0x00000900); /* per ref-board manual */
  45. mtdcr(uic0vr, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
  46. mtdcr(uic0sr, 0xffffffff); /* clear all */
  47. mtdcr(uic1sr, 0xffffffff); /* clear all */
  48. mtdcr(uic1er, 0x00000000); /* disable all */
  49. mtdcr(uic1cr, 0x00000000); /* all non-critical */
  50. mtdcr(uic1pr, 0xFFFFC6A5); /* Adjustment of the polarity */
  51. mtdcr(uic1tr, 0x60000040); /* per ref-board manual */
  52. mtdcr(uic1vr, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
  53. mtdcr(uic1sr, 0xffffffff); /* clear all */
  54. mtdcr(uic2sr, 0xffffffff); /* clear all */
  55. mtdcr(uic2er, 0x00000000); /* disable all */
  56. mtdcr(uic2cr, 0x00000000); /* all non-critical */
  57. mtdcr(uic2pr, 0x27C00000); /* Adjustment of the polarity */
  58. mtdcr(uic2tr, 0x3C000000); /* per ref-board manual */
  59. mtdcr(uic2vr, 0x00000000); /* int31 highest, base=0x000 is within DDRAM */
  60. mtdcr(uic2sr, 0xffffffff); /* clear all */
  61. /* Trace Pins are disabled. SDR0_PFC0 Register */
  62. mtsdr(SDR0_PFC0, 0x0);
  63. /* select Ethernet pins */
  64. mfsdr(SDR0_PFC1, sdr0_pfc1);
  65. /* SMII via ZMII */
  66. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SELECT_MASK) |
  67. SDR0_PFC1_SELECT_CONFIG_6;
  68. mfsdr(SDR0_PFC2, sdr0_pfc2);
  69. sdr0_pfc2 = (sdr0_pfc2 & ~SDR0_PFC2_SELECT_MASK) |
  70. SDR0_PFC2_SELECT_CONFIG_6;
  71. /* enable SPI (SCP) */
  72. sdr0_pfc1 = (sdr0_pfc1 & ~SDR0_PFC1_SIS_MASK) | SDR0_PFC1_SIS_SCP_SEL;
  73. mtsdr(SDR0_PFC2, sdr0_pfc2);
  74. mtsdr(SDR0_PFC1, sdr0_pfc1);
  75. mtsdr(SDR0_PFC4, 0x80000000);
  76. /* PCI arbiter disabled */
  77. /* PCI Host Configuration disbaled */
  78. mfsdr(sdr_pci0, reg);
  79. reg = 0;
  80. mtsdr(sdr_pci0, 0x00000000 | reg);
  81. gpio_write_bit(CFG_GPIO_FLASH_WP, 1);
  82. return 0;
  83. }
  84. /*---------------------------------------------------------------------------+
  85. | misc_init_r.
  86. +---------------------------------------------------------------------------*/
  87. int misc_init_r(void)
  88. {
  89. u32 pbcr;
  90. int size_val = 0;
  91. u32 reg;
  92. unsigned long usb2d0cr = 0;
  93. unsigned long usb2phy0cr, usb2h0cr = 0;
  94. unsigned long sdr0_pfc1;
  95. /*
  96. * FLASH stuff...
  97. */
  98. /* Re-do sizing to get full correct info */
  99. /* adjust flash start and offset */
  100. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  101. gd->bd->bi_flashoffset = 0;
  102. mfebc(pb0cr, pbcr);
  103. switch (gd->bd->bi_flashsize) {
  104. case 1 << 20:
  105. size_val = 0;
  106. break;
  107. case 2 << 20:
  108. size_val = 1;
  109. break;
  110. case 4 << 20:
  111. size_val = 2;
  112. break;
  113. case 8 << 20:
  114. size_val = 3;
  115. break;
  116. case 16 << 20:
  117. size_val = 4;
  118. break;
  119. case 32 << 20:
  120. size_val = 5;
  121. break;
  122. case 64 << 20:
  123. size_val = 6;
  124. break;
  125. case 128 << 20:
  126. size_val = 7;
  127. break;
  128. }
  129. pbcr = (pbcr & 0x0001ffff) | gd->bd->bi_flashstart | (size_val << 17);
  130. mtebc(pb0cr, pbcr);
  131. /*
  132. * Re-check to get correct base address
  133. */
  134. flash_get_size(gd->bd->bi_flashstart, 0);
  135. /* Monitor protection ON by default */
  136. (void)flash_protect(FLAG_PROTECT_SET,
  137. -CFG_MONITOR_LEN,
  138. 0xffffffff,
  139. &flash_info[1]);
  140. /* Env protection ON by default */
  141. (void)flash_protect(FLAG_PROTECT_SET,
  142. CFG_ENV_ADDR_REDUND,
  143. CFG_ENV_ADDR_REDUND + 2*CFG_ENV_SECT_SIZE - 1,
  144. &flash_info[1]);
  145. /*
  146. * USB suff...
  147. */
  148. /* SDR Setting */
  149. mfsdr(SDR0_PFC1, sdr0_pfc1);
  150. mfsdr(SDR0_USB0, usb2d0cr);
  151. mfsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  152. mfsdr(SDR0_USB2H0CR, usb2h0cr);
  153. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_XOCLK_MASK;
  154. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_XOCLK_EXTERNAL; /*0*/
  155. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_WDINT_MASK;
  156. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ; /*1*/
  157. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DVBUS_MASK;
  158. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DVBUS_PURDIS; /*0*/
  159. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_DWNSTR_MASK;
  160. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_DWNSTR_HOST; /*1*/
  161. usb2phy0cr = usb2phy0cr &~SDR0_USB2PHY0CR_UTMICN_MASK;
  162. usb2phy0cr = usb2phy0cr | SDR0_USB2PHY0CR_UTMICN_HOST; /*1*/
  163. /* An 8-bit/60MHz interface is the only possible alternative
  164. when connecting the Device to the PHY */
  165. usb2h0cr = usb2h0cr &~SDR0_USB2H0CR_WDINT_MASK;
  166. usb2h0cr = usb2h0cr | SDR0_USB2H0CR_WDINT_16BIT_30MHZ; /*1*/
  167. mtsdr(SDR0_PFC1, sdr0_pfc1);
  168. mtsdr(SDR0_USB0, usb2d0cr);
  169. mtsdr(SDR0_USB2PHY0CR, usb2phy0cr);
  170. mtsdr(SDR0_USB2H0CR, usb2h0cr);
  171. /*
  172. * Clear resets
  173. */
  174. udelay (1000);
  175. mtsdr(SDR0_SRST1, 0x00000000);
  176. udelay (1000);
  177. mtsdr(SDR0_SRST0, 0x00000000);
  178. printf("USB: Host(int phy) Device(ext phy)\n");
  179. /*
  180. * Clear PLB4A0_ACR[WRP]
  181. * This fix will make the MAL burst disabling patch for the Linux
  182. * EMAC driver obsolete.
  183. */
  184. reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP;
  185. mtdcr(plb4_acr, reg);
  186. /*
  187. * Reset Lime controller
  188. */
  189. gpio_write_bit(CFG_GPIO_LIME_S, 1);
  190. udelay(500);
  191. gpio_write_bit(CFG_GPIO_LIME_RST, 1);
  192. /* Lime memory clock adjusted to 100MHz */
  193. out_be32((void *)CFG_LIME_SDRAM_CLOCK, CFG_LIME_CLOCK_100MHZ);
  194. /* Wait untill time expired. Because of requirements in lime manual */
  195. udelay(300);
  196. /* Write lime controller memory parameters */
  197. out_be32((void *)CFG_LIME_MMR, CFG_LIME_MMR_VALUE);
  198. /*
  199. * Reset PHY's
  200. */
  201. gpio_write_bit(CFG_GPIO_PHY0_RST, 0);
  202. gpio_write_bit(CFG_GPIO_PHY1_RST, 0);
  203. udelay(100);
  204. gpio_write_bit(CFG_GPIO_PHY0_RST, 1);
  205. gpio_write_bit(CFG_GPIO_PHY1_RST, 1);
  206. /*
  207. * Init display controller
  208. */
  209. /* Setup dot clock (internal PLL, division rate 1/16) */
  210. out_be32((void *)0xc1fd0100, 0x00000f00);
  211. /* Lime L0 init (16 bpp, 640x480) */
  212. out_be32((void *)0xc1fd0020, 0x801401df);
  213. out_be32((void *)0xc1fd0024, 0x0);
  214. out_be32((void *)0xc1fd0028, 0x0);
  215. out_be32((void *)0xc1fd002c, 0x0);
  216. out_be32((void *)0xc1fd0110, 0x0);
  217. out_be32((void *)0xc1fd0114, 0x0);
  218. out_be32((void *)0xc1fd0118, 0x01df0280);
  219. /* Display timing init */
  220. out_be32((void *)0xc1fd0004, 0x031f0000);
  221. out_be32((void *)0xc1fd0008, 0x027f027f);
  222. out_be32((void *)0xc1fd000c, 0x015f028f);
  223. out_be32((void *)0xc1fd0010, 0x020c0000);
  224. out_be32((void *)0xc1fd0014, 0x01df01ea);
  225. out_be32((void *)0xc1fd0018, 0x0);
  226. out_be32((void *)0xc1fd001c, 0x01e00280);
  227. #if 1
  228. /*
  229. * Clear framebuffer using Lime's drawing engine
  230. * (draw blue rect. with white border around it)
  231. */
  232. /* Setup mode and fbbase, xres, fg, bg */
  233. out_be32((void *)0xc1ff0420, 0x8300);
  234. out_be32((void *)0xc1ff0440, 0x0000);
  235. out_be32((void *)0xc1ff0444, 0x0280);
  236. out_be32((void *)0xc1ff0480, 0x7fff);
  237. out_be32((void *)0xc1ff0484, 0x0000);
  238. /* Reset clipping rectangle */
  239. out_be32((void *)0xc1ff0454, 0x0000);
  240. out_be32((void *)0xc1ff0458, 0x0280);
  241. out_be32((void *)0xc1ff045c, 0x0000);
  242. out_be32((void *)0xc1ff0460, 0x01e0);
  243. /* Draw white rect. */
  244. out_be32((void *)0xc1ff04a0, 0x09410000);
  245. out_be32((void *)0xc1ff04a0, 0x00000000);
  246. out_be32((void *)0xc1ff04a0, 0x01e00280);
  247. udelay(2000);
  248. /* Draw blue rect. */
  249. out_be32((void *)0xc1ff0480, 0x001f);
  250. out_be32((void *)0xc1ff04a0, 0x09410000);
  251. out_be32((void *)0xc1ff04a0, 0x00010001);
  252. out_be32((void *)0xc1ff04a0, 0x01de027e);
  253. #endif
  254. /* Display enable, L0 layer */
  255. out_be32((void *)0xc1fd0100, 0x80010f00);
  256. /* TFT-LCD enable - PWM duty, lamp on */
  257. out_be32((void *)0xc4000024, 0x64);
  258. out_be32((void *)0xc4000020, 0x701);
  259. /*
  260. * Init matrix keyboard
  261. */
  262. misc_init_r_kbd();
  263. return 0;
  264. }
  265. int checkboard(void)
  266. {
  267. char *s = getenv("serial#");
  268. printf("Board: lwmon5");
  269. if (s != NULL) {
  270. puts(", serial# ");
  271. puts(s);
  272. }
  273. putc('\n');
  274. return (0);
  275. }
  276. #if defined(CFG_DRAM_TEST)
  277. int testdram(void)
  278. {
  279. unsigned long *mem = (unsigned long *)0;
  280. const unsigned long kend = (1024 / sizeof(unsigned long));
  281. unsigned long k, n;
  282. mtmsr(0);
  283. for (k = 0; k < CFG_MBYTES_SDRAM;
  284. ++k, mem += (1024 / sizeof(unsigned long))) {
  285. if ((k & 1023) == 0) {
  286. printf("%3d MB\r", k / 1024);
  287. }
  288. memset(mem, 0xaaaaaaaa, 1024);
  289. for (n = 0; n < kend; ++n) {
  290. if (mem[n] != 0xaaaaaaaa) {
  291. printf("SDRAM test fails at: %08x\n",
  292. (uint) & mem[n]);
  293. return 1;
  294. }
  295. }
  296. memset(mem, 0x55555555, 1024);
  297. for (n = 0; n < kend; ++n) {
  298. if (mem[n] != 0x55555555) {
  299. printf("SDRAM test fails at: %08x\n",
  300. (uint) & mem[n]);
  301. return 1;
  302. }
  303. }
  304. }
  305. printf("SDRAM test passes\n");
  306. return 0;
  307. }
  308. #endif
  309. /*************************************************************************
  310. * pci_pre_init
  311. *
  312. * This routine is called just prior to registering the hose and gives
  313. * the board the opportunity to check things. Returning a value of zero
  314. * indicates that things are bad & PCI initialization should be aborted.
  315. *
  316. * Different boards may wish to customize the pci controller structure
  317. * (add regions, override default access routines, etc) or perform
  318. * certain pre-initialization actions.
  319. *
  320. ************************************************************************/
  321. #if defined(CONFIG_PCI)
  322. int pci_pre_init(struct pci_controller *hose)
  323. {
  324. unsigned long addr;
  325. /*-------------------------------------------------------------------------+
  326. | Set priority for all PLB3 devices to 0.
  327. | Set PLB3 arbiter to fair mode.
  328. +-------------------------------------------------------------------------*/
  329. mfsdr(sdr_amp1, addr);
  330. mtsdr(sdr_amp1, (addr & 0x000000FF) | 0x0000FF00);
  331. addr = mfdcr(plb3_acr);
  332. mtdcr(plb3_acr, addr | 0x80000000);
  333. /*-------------------------------------------------------------------------+
  334. | Set priority for all PLB4 devices to 0.
  335. +-------------------------------------------------------------------------*/
  336. mfsdr(sdr_amp0, addr);
  337. mtsdr(sdr_amp0, (addr & 0x000000FF) | 0x0000FF00);
  338. addr = mfdcr(plb4_acr) | 0xa0000000; /* Was 0x8---- */
  339. mtdcr(plb4_acr, addr);
  340. /*-------------------------------------------------------------------------+
  341. | Set Nebula PLB4 arbiter to fair mode.
  342. +-------------------------------------------------------------------------*/
  343. /* Segment0 */
  344. addr = (mfdcr(plb0_acr) & ~plb0_acr_ppm_mask) | plb0_acr_ppm_fair;
  345. addr = (addr & ~plb0_acr_hbu_mask) | plb0_acr_hbu_enabled;
  346. addr = (addr & ~plb0_acr_rdp_mask) | plb0_acr_rdp_4deep;
  347. addr = (addr & ~plb0_acr_wrp_mask) | plb0_acr_wrp_2deep;
  348. mtdcr(plb0_acr, addr);
  349. /* Segment1 */
  350. addr = (mfdcr(plb1_acr) & ~plb1_acr_ppm_mask) | plb1_acr_ppm_fair;
  351. addr = (addr & ~plb1_acr_hbu_mask) | plb1_acr_hbu_enabled;
  352. addr = (addr & ~plb1_acr_rdp_mask) | plb1_acr_rdp_4deep;
  353. addr = (addr & ~plb1_acr_wrp_mask) | plb1_acr_wrp_2deep;
  354. mtdcr(plb1_acr, addr);
  355. return 1;
  356. }
  357. #endif /* defined(CONFIG_PCI) */
  358. /*************************************************************************
  359. * pci_target_init
  360. *
  361. * The bootstrap configuration provides default settings for the pci
  362. * inbound map (PIM). But the bootstrap config choices are limited and
  363. * may not be sufficient for a given board.
  364. *
  365. ************************************************************************/
  366. #if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
  367. void pci_target_init(struct pci_controller *hose)
  368. {
  369. /*--------------------------------------------------------------------------+
  370. * Set up Direct MMIO registers
  371. *--------------------------------------------------------------------------*/
  372. /*--------------------------------------------------------------------------+
  373. | PowerPC440EPX PCI Master configuration.
  374. | Map one 1Gig range of PLB/processor addresses to PCI memory space.
  375. | PLB address 0xA0000000-0xDFFFFFFF ==> PCI address 0xA0000000-0xDFFFFFFF
  376. | Use byte reversed out routines to handle endianess.
  377. | Make this region non-prefetchable.
  378. +--------------------------------------------------------------------------*/
  379. out32r(PCIX0_PMM0MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  380. out32r(PCIX0_PMM0LA, CFG_PCI_MEMBASE); /* PMM0 Local Address */
  381. out32r(PCIX0_PMM0PCILA, CFG_PCI_MEMBASE); /* PMM0 PCI Low Address */
  382. out32r(PCIX0_PMM0PCIHA, 0x00000000); /* PMM0 PCI High Address */
  383. out32r(PCIX0_PMM0MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  384. out32r(PCIX0_PMM1MA, 0x00000000); /* PMM0 Mask/Attribute - disabled b4 setting */
  385. out32r(PCIX0_PMM1LA, CFG_PCI_MEMBASE2); /* PMM0 Local Address */
  386. out32r(PCIX0_PMM1PCILA, CFG_PCI_MEMBASE2); /* PMM0 PCI Low Address */
  387. out32r(PCIX0_PMM1PCIHA, 0x00000000); /* PMM0 PCI High Address */
  388. out32r(PCIX0_PMM1MA, 0xE0000001); /* 512M + No prefetching, and enable region */
  389. out32r(PCIX0_PTM1MS, 0x00000001); /* Memory Size/Attribute */
  390. out32r(PCIX0_PTM1LA, 0); /* Local Addr. Reg */
  391. out32r(PCIX0_PTM2MS, 0); /* Memory Size/Attribute */
  392. out32r(PCIX0_PTM2LA, 0); /* Local Addr. Reg */
  393. /*--------------------------------------------------------------------------+
  394. * Set up Configuration registers
  395. *--------------------------------------------------------------------------*/
  396. /* Program the board's subsystem id/vendor id */
  397. pci_write_config_word(0, PCI_SUBSYSTEM_VENDOR_ID,
  398. CFG_PCI_SUBSYS_VENDORID);
  399. pci_write_config_word(0, PCI_SUBSYSTEM_ID, CFG_PCI_SUBSYS_ID);
  400. /* Configure command register as bus master */
  401. pci_write_config_word(0, PCI_COMMAND, PCI_COMMAND_MASTER);
  402. /* 240nS PCI clock */
  403. pci_write_config_word(0, PCI_LATENCY_TIMER, 1);
  404. /* No error reporting */
  405. pci_write_config_word(0, PCI_ERREN, 0);
  406. pci_write_config_dword(0, PCI_BRDGOPT2, 0x00000101);
  407. }
  408. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
  409. /*************************************************************************
  410. * pci_master_init
  411. *
  412. ************************************************************************/
  413. #if defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT)
  414. void pci_master_init(struct pci_controller *hose)
  415. {
  416. unsigned short temp_short;
  417. /*--------------------------------------------------------------------------+
  418. | Write the PowerPC440 EP PCI Configuration regs.
  419. | Enable PowerPC440 EP to be a master on the PCI bus (PMM).
  420. | Enable PowerPC440 EP to act as a PCI memory target (PTM).
  421. +--------------------------------------------------------------------------*/
  422. pci_read_config_word(0, PCI_COMMAND, &temp_short);
  423. pci_write_config_word(0, PCI_COMMAND,
  424. temp_short | PCI_COMMAND_MASTER |
  425. PCI_COMMAND_MEMORY);
  426. }
  427. #endif /* defined(CONFIG_PCI) && defined(CFG_PCI_MASTER_INIT) */
  428. /*************************************************************************
  429. * is_pci_host
  430. *
  431. * This routine is called to determine if a pci scan should be
  432. * performed. With various hardware environments (especially cPCI and
  433. * PPMC) it's insufficient to depend on the state of the arbiter enable
  434. * bit in the strap register, or generic host/adapter assumptions.
  435. *
  436. * Rather than hard-code a bad assumption in the general 440 code, the
  437. * 440 pci code requires the board to decide at runtime.
  438. *
  439. * Return 0 for adapter mode, non-zero for host (monarch) mode.
  440. *
  441. *
  442. ************************************************************************/
  443. #if defined(CONFIG_PCI)
  444. int is_pci_host(struct pci_controller *hose)
  445. {
  446. /* Cactus is always configured as host. */
  447. return (1);
  448. }
  449. #endif /* defined(CONFIG_PCI) */
  450. void hw_watchdog_reset(void)
  451. {
  452. int val;
  453. /*
  454. * Toggle watchdog output
  455. */
  456. val = gpio_read_out_bit(CFG_GPIO_WATCHDOG) == 0 ? 1 : 0;
  457. gpio_write_bit(CFG_GPIO_WATCHDOG, val);
  458. }
  459. int do_eeprom_wp(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  460. {
  461. if (argc < 2) {
  462. printf("Usage:\n%s\n", cmdtp->usage);
  463. return 1;
  464. }
  465. if ((strcmp(argv[1], "on") == 0)) {
  466. gpio_write_bit(CFG_GPIO_EEPROM_EXT_WP, 1);
  467. } else if ((strcmp(argv[1], "off") == 0)) {
  468. gpio_write_bit(CFG_GPIO_EEPROM_EXT_WP, 0);
  469. } else {
  470. printf("Usage:\n%s\n", cmdtp->usage);
  471. return 1;
  472. }
  473. return 0;
  474. }
  475. U_BOOT_CMD(
  476. eepromwp, 2, 0, do_eeprom_wp,
  477. "eepromwp- eeprom write protect off/on\n",
  478. "<on|off> - enable (on) or disable (off) I2C EEPROM write protect\n"
  479. );