cpu_init_nand.c 1.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. void cpu_init_f(void)
  25. {
  26. fsl_lbc_t *lbc = LBC_BASE_ADDR;
  27. /*
  28. * LCRR - Clock Ratio Register - set up local bus timing
  29. * when needed
  30. */
  31. out_be32(&lbc->lcrr, LCRR_DBYP | LCRR_CLKDIV_8);
  32. #if defined(CONFIG_SYS_NAND_BR_PRELIM) && defined(CONFIG_SYS_NAND_OR_PRELIM)
  33. set_lbc_br(0, CONFIG_SYS_NAND_BR_PRELIM);
  34. set_lbc_or(0, CONFIG_SYS_NAND_OR_PRELIM);
  35. #else
  36. #error CONFIG_SYS_NAND_BR_PRELIM, CONFIG_SYS_NAND_OR_PRELIM must be defined
  37. #endif
  38. #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L2_ADDR)
  39. ccsr_l2cache_t *l2cache = (void *)CONFIG_SYS_MPC85xx_L2_ADDR;
  40. out_be32(&l2cache->l2srbar0, CONFIG_SYS_INIT_L2_ADDR);
  41. /* set MBECCDIS=1, SBECCDIS=1 */
  42. out_be32(&l2cache->l2errdis,
  43. (MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC));
  44. /* set L2E=1 & L2SRAM=001 */
  45. out_be32(&l2cache->l2ctl,
  46. (MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE));
  47. #endif
  48. }