TOP5200.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * modified for TOP5200 by Reinhard Meyer, www.emk-elektronik.de
  6. * TOP5200 differences from IceCube:
  7. * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
  8. * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
  9. * 1 SDRAM/DDRAM Bank up to 256 MB
  10. * local VPD I2C Bus is software driven and uses
  11. * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
  12. * FLASH is located at 0x80000000
  13. * Internal regs are at 0xfff00000
  14. * Reset jumps to 0x00000100
  15. *
  16. * See file CREDITS for list of people who contributed to this
  17. * project.
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License as
  21. * published by the Free Software Foundation; either version 2 of
  22. * the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  32. * MA 02111-1307 USA
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /*
  37. * High Level Configuration Options
  38. * (easy to change)
  39. */
  40. #define CONFIG_MPC5XXX 1 /* This is an MPC5xxx CPU */
  41. #define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
  42. #define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
  43. #define CFG_MPC5XXX_CLKIN 33333333 /* ... running at 33MHz */
  44. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  45. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  46. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  47. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  48. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  49. #endif
  50. /*
  51. * Serial console configuration
  52. */
  53. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  54. #define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
  55. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  56. #ifdef CONFIG_EVAL5200 /* PCI is supported with Evaluation board only */
  57. /*
  58. * PCI Mapping:
  59. * 0x40000000 - 0x4fffffff - PCI Memory
  60. * 0x50000000 - 0x50ffffff - PCI IO Space
  61. */
  62. # define CONFIG_PCI 1
  63. # define CONFIG_PCI_PNP 1
  64. # define CONFIG_PCI_SCAN_SHOW 1
  65. # define CONFIG_PCI_MEM_BUS 0x40000000
  66. # define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  67. # define CONFIG_PCI_MEM_SIZE 0x10000000
  68. # define CONFIG_PCI_IO_BUS 0x50000000
  69. # define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  70. # define CONFIG_PCI_IO_SIZE 0x01000000
  71. # define ADD_PCI_CMD CFG_CMD_PCI
  72. #else /* no Evaluation board */
  73. # define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  74. #endif
  75. /*
  76. * Supported commands
  77. */
  78. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | ADD_PCI_CMD | \
  79. CFG_CMD_I2C | CFG_CMD_EEPROM)
  80. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  81. #include <cmd_confdefs.h>
  82. /*
  83. * Autobooting
  84. */
  85. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  86. #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
  87. #define CONFIG_BOOTARGS "root=/dev/ram rw"
  88. /*
  89. * IPB Bus clocking configuration.
  90. */
  91. #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
  92. /*
  93. * I2C configuration
  94. */
  95. /*
  96. * EEPROM configuration
  97. */
  98. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  99. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  100. #define CFG_I2C_EEPROM_ADDR_LEN 2
  101. #define CFG_EEPROM_SIZE 0x2000
  102. #define CONFIG_ENV_OVERWRITE
  103. #define CONFIG_MISC_INIT_R
  104. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  105. #define CONFIG_SOFT_I2C 1
  106. #if defined (CONFIG_SOFT_I2C)
  107. # define SDA0 0x40
  108. # define SCL0 0x80
  109. # define GPIOE0 *((volatile uchar*)(CFG_MBAR+0x0c00))
  110. # define DDR0 *((volatile uchar*)(CFG_MBAR+0x0c08))
  111. # define DVO0 *((volatile uchar*)(CFG_MBAR+0x0c0c))
  112. # define DVI0 *((volatile uchar*)(CFG_MBAR+0x0c20))
  113. # define ODE0 *((volatile uchar*)(CFG_MBAR+0x0c04))
  114. # define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
  115. # define I2C_READ ((DVI0&SDA0)?1:0)
  116. # define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
  117. # define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
  118. # define I2C_DELAY {udelay(5);}
  119. # define I2C_ACTIVE {DDR0|=SDA0;}
  120. # define I2C_TRISTATE {DDR0&=~SDA0;}
  121. # define CFG_I2C_SPEED 100000
  122. # define CFG_I2C_SLAVE 0x7F
  123. #endif
  124. #if defined (CONFIG_HARD_I2C)
  125. # define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  126. # define CFG_I2C_SPEED 100000 /* 100 kHz */
  127. # define CFG_I2C_SLAVE 0x7F
  128. #endif
  129. /*
  130. * Flash configuration, expect one 16 Megabyte Bank at most
  131. */
  132. #define CFG_FLASH_BASE 0xff000000
  133. #define CFG_FLASH_SIZE 0x01000000
  134. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  135. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0)
  136. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  137. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  138. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  139. #undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
  140. /*
  141. * DRAM configuration - will be read from VPD later... TODO!
  142. */
  143. #if 0
  144. /* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
  145. #define CFG_DRAM_DDR 0
  146. #define CFG_DRAM_EMODE 0
  147. #define CFG_DRAM_MODE 0x008D
  148. #define CFG_DRAM_CONTROL 0x514F0000
  149. #define CFG_DRAM_CONFIG1 0xC2233A00
  150. #define CFG_DRAM_CONFIG2 0x88B70004
  151. #define CFG_DRAM_TAP_DEL 0x08
  152. #define CFG_DRAM_RAM_SIZE 0x19
  153. #endif
  154. #if 1
  155. /* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
  156. #define CFG_DRAM_DDR 0
  157. #define CFG_DRAM_EMODE 0
  158. #define CFG_DRAM_MODE 0x00CD
  159. #define CFG_DRAM_CONTROL 0x514F0000
  160. #define CFG_DRAM_CONFIG1 0xD2333A00
  161. #define CFG_DRAM_CONFIG2 0x8AD70004
  162. #define CFG_DRAM_TAP_DEL 0x08
  163. #define CFG_DRAM_RAM_SIZE 0x19
  164. #endif
  165. /*
  166. * Environment settings
  167. */
  168. #define CFG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
  169. #define CFG_ENV_OFFSET 0x1000
  170. #define CFG_ENV_SIZE 0x0700
  171. #define CFG_I2C_EEPROM_ADDR 0x57
  172. /*
  173. * VPD settings
  174. */
  175. #define CFG_FACT_OFFSET 0x1800
  176. #define CFG_FACT_SIZE 0x0800
  177. #define CFG_I2C_FACT_ADDR 0x57
  178. /*
  179. * Memory map
  180. *
  181. * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
  182. */
  183. #define CFG_MBAR 0xf0000000 /* DO NOT CHANGE this */
  184. #define CFG_SDRAM_BASE 0x00000000
  185. #define CFG_DEFAULT_MBAR 0x80000000
  186. /* Use SRAM until RAM will be available */
  187. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  188. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  189. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  190. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  191. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  192. #define CFG_MONITOR_BASE TEXT_BASE
  193. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  194. # define CFG_RAMBOOT 1
  195. #endif
  196. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  197. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  198. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  199. /*
  200. * Ethernet configuration
  201. */
  202. #define CONFIG_MPC5XXX_FEC 1
  203. #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
  204. #define CONFIG_PHY_ADDR 0x1f
  205. #define CONFIG_PHY_TYPE 0x79c874
  206. /*
  207. * GPIO configuration:
  208. * PSC1,2,3 predefined as UART
  209. * PCI disabled
  210. * Ethernet 100 with MD
  211. */
  212. #define CFG_GPS_PORT_CONFIG 0x00058444
  213. /*
  214. * Miscellaneous configurable options
  215. */
  216. #define CFG_LONGHELP /* undef to save memory */
  217. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  218. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  219. # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  220. #else
  221. # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  222. #endif
  223. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  224. #define CFG_MAXARGS 16 /* max number of command args */
  225. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  226. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  227. #define CFG_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
  228. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  229. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  230. /*
  231. * Various low-level settings
  232. */
  233. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  234. #define CFG_HID0_FINAL HID0_ICE
  235. #define CFG_BOOTCS_START CFG_FLASH_BASE
  236. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  237. #define CFG_BOOTCS_CFG 0x00047801
  238. #define CFG_CS0_START CFG_FLASH_BASE
  239. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  240. #define CFG_CS_BURST 0x00000000
  241. #define CFG_CS_DEADCYCLE 0x33333333
  242. #define CFG_RESET_ADDRESS 0x7f000000
  243. #endif /* __CONFIG_H */