qe.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. * based on source code of Shlomi Gridish
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include "common.h"
  23. #include <command.h>
  24. #include "asm/errno.h"
  25. #include "asm/io.h"
  26. #include "asm/immap_qe.h"
  27. #include "qe.h"
  28. qe_map_t *qe_immr = NULL;
  29. static qe_snum_t snums[QE_NUM_OF_SNUM];
  30. DECLARE_GLOBAL_DATA_PTR;
  31. void qe_issue_cmd(uint cmd, uint sbc, u8 mcn, u32 cmd_data)
  32. {
  33. u32 cecr;
  34. if (cmd == QE_RESET) {
  35. out_be32(&qe_immr->cp.cecr,(u32) (cmd | QE_CR_FLG));
  36. } else {
  37. out_be32(&qe_immr->cp.cecdr, cmd_data);
  38. out_be32(&qe_immr->cp.cecr, (sbc | QE_CR_FLG |
  39. ((u32) mcn<<QE_CR_PROTOCOL_SHIFT) | cmd));
  40. }
  41. /* Wait for the QE_CR_FLG to clear */
  42. do {
  43. cecr = in_be32(&qe_immr->cp.cecr);
  44. } while (cecr & QE_CR_FLG);
  45. return;
  46. }
  47. uint qe_muram_alloc(uint size, uint align)
  48. {
  49. uint retloc;
  50. uint align_mask, off;
  51. uint savebase;
  52. align_mask = align - 1;
  53. savebase = gd->mp_alloc_base;
  54. if ((off = (gd->mp_alloc_base & align_mask)) != 0)
  55. gd->mp_alloc_base += (align - off);
  56. if ((off = size & align_mask) != 0)
  57. size += (align - off);
  58. if ((gd->mp_alloc_base + size) >= gd->mp_alloc_top) {
  59. gd->mp_alloc_base = savebase;
  60. printf("%s: ran out of ram.\n", __FUNCTION__);
  61. }
  62. retloc = gd->mp_alloc_base;
  63. gd->mp_alloc_base += size;
  64. memset((void *)&qe_immr->muram[retloc], 0, size);
  65. __asm__ __volatile__("sync");
  66. return retloc;
  67. }
  68. void *qe_muram_addr(uint offset)
  69. {
  70. return (void *)&qe_immr->muram[offset];
  71. }
  72. static void qe_sdma_init(void)
  73. {
  74. volatile sdma_t *p;
  75. uint sdma_buffer_base;
  76. p = (volatile sdma_t *)&qe_immr->sdma;
  77. /* All of DMA transaction in bus 1 */
  78. out_be32(&p->sdaqr, 0);
  79. out_be32(&p->sdaqmr, 0);
  80. /* Allocate 2KB temporary buffer for sdma */
  81. sdma_buffer_base = qe_muram_alloc(2048, 4096);
  82. out_be32(&p->sdwbcr, sdma_buffer_base & QE_SDEBCR_BA_MASK);
  83. /* Clear sdma status */
  84. out_be32(&p->sdsr, 0x03000000);
  85. /* Enable global mode on bus 1, and 2KB buffer size */
  86. out_be32(&p->sdmr, QE_SDMR_GLB_1_MSK | (0x3 << QE_SDMR_CEN_SHIFT));
  87. }
  88. static u8 thread_snum[QE_NUM_OF_SNUM] = {
  89. 0x04, 0x05, 0x0c, 0x0d,
  90. 0x14, 0x15, 0x1c, 0x1d,
  91. 0x24, 0x25, 0x2c, 0x2d,
  92. 0x34, 0x35, 0x88, 0x89,
  93. 0x98, 0x99, 0xa8, 0xa9,
  94. 0xb8, 0xb9, 0xc8, 0xc9,
  95. 0xd8, 0xd9, 0xe8, 0xe9
  96. };
  97. static void qe_snums_init(void)
  98. {
  99. int i;
  100. for (i = 0; i < QE_NUM_OF_SNUM; i++) {
  101. snums[i].state = QE_SNUM_STATE_FREE;
  102. snums[i].num = thread_snum[i];
  103. }
  104. }
  105. int qe_get_snum(void)
  106. {
  107. int snum = -EBUSY;
  108. int i;
  109. for (i = 0; i < QE_NUM_OF_SNUM; i++) {
  110. if (snums[i].state == QE_SNUM_STATE_FREE) {
  111. snums[i].state = QE_SNUM_STATE_USED;
  112. snum = snums[i].num;
  113. break;
  114. }
  115. }
  116. return snum;
  117. }
  118. void qe_put_snum(u8 snum)
  119. {
  120. int i;
  121. for (i = 0; i < QE_NUM_OF_SNUM; i++) {
  122. if (snums[i].num == snum) {
  123. snums[i].state = QE_SNUM_STATE_FREE;
  124. break;
  125. }
  126. }
  127. }
  128. void qe_init(uint qe_base)
  129. {
  130. /* Init the QE IMMR base */
  131. qe_immr = (qe_map_t *)qe_base;
  132. #ifdef CONFIG_SYS_QE_FW_ADDR
  133. /*
  134. * Upload microcode to IRAM for those SOCs which do not have ROM in QE.
  135. */
  136. qe_upload_firmware((const struct qe_firmware *) CONFIG_SYS_QE_FW_ADDR);
  137. /* enable the microcode in IRAM */
  138. out_be32(&qe_immr->iram.iready,QE_IRAM_READY);
  139. #endif
  140. gd->mp_alloc_base = QE_DATAONLY_BASE;
  141. gd->mp_alloc_top = gd->mp_alloc_base + QE_DATAONLY_SIZE;
  142. qe_sdma_init();
  143. qe_snums_init();
  144. }
  145. void qe_reset(void)
  146. {
  147. qe_issue_cmd(QE_RESET, QE_CR_SUBBLOCK_INVALID,
  148. (u8) QE_CR_PROTOCOL_UNSPECIFIED, 0);
  149. }
  150. void qe_assign_page(uint snum, uint para_ram_base)
  151. {
  152. u32 cecr;
  153. out_be32(&qe_immr->cp.cecdr, para_ram_base);
  154. out_be32(&qe_immr->cp.cecr, ((u32) snum<<QE_CR_ASSIGN_PAGE_SNUM_SHIFT)
  155. | QE_CR_FLG | QE_ASSIGN_PAGE);
  156. /* Wait for the QE_CR_FLG to clear */
  157. do {
  158. cecr = in_be32(&qe_immr->cp.cecr);
  159. } while (cecr & QE_CR_FLG );
  160. return;
  161. }
  162. /*
  163. * brg: 0~15 as BRG1~BRG16
  164. rate: baud rate
  165. * BRG input clock comes from the BRGCLK (internal clock generated from
  166. the QE clock, it is one-half of the QE clock), If need the clock source
  167. from CLKn pin, we have te change the function.
  168. */
  169. #define BRG_CLK (gd->brg_clk)
  170. int qe_set_brg(uint brg, uint rate)
  171. {
  172. volatile uint *bp;
  173. u32 divisor;
  174. int div16 = 0;
  175. if (brg >= QE_NUM_OF_BRGS)
  176. return -EINVAL;
  177. bp = (uint *)&qe_immr->brg.brgc1;
  178. bp += brg;
  179. divisor = (BRG_CLK / rate);
  180. if (divisor > QE_BRGC_DIVISOR_MAX + 1) {
  181. div16 = 1;
  182. divisor /= 16;
  183. }
  184. *bp = ((divisor - 1) << QE_BRGC_DIVISOR_SHIFT) | QE_BRGC_ENABLE;
  185. __asm__ __volatile__("sync");
  186. if (div16) {
  187. *bp |= QE_BRGC_DIV16;
  188. __asm__ __volatile__("sync");
  189. }
  190. return 0;
  191. }
  192. /* Set ethernet MII clock master
  193. */
  194. int qe_set_mii_clk_src(int ucc_num)
  195. {
  196. u32 cmxgcr;
  197. /* check if the UCC number is in range. */
  198. if ((ucc_num > UCC_MAX_NUM - 1) || (ucc_num < 0)) {
  199. printf("%s: ucc num not in ranges\n", __FUNCTION__);
  200. return -EINVAL;
  201. }
  202. cmxgcr = in_be32(&qe_immr->qmx.cmxgcr);
  203. cmxgcr &= ~QE_CMXGCR_MII_ENET_MNG_MASK;
  204. cmxgcr |= (ucc_num <<QE_CMXGCR_MII_ENET_MNG_SHIFT);
  205. out_be32(&qe_immr->qmx.cmxgcr, cmxgcr);
  206. return 0;
  207. }
  208. /* The maximum number of RISCs we support */
  209. #define MAX_QE_RISC 2
  210. /* Firmware information stored here for qe_get_firmware_info() */
  211. static struct qe_firmware_info qe_firmware_info;
  212. /*
  213. * Set to 1 if QE firmware has been uploaded, and therefore
  214. * qe_firmware_info contains valid data.
  215. */
  216. static int qe_firmware_uploaded;
  217. /*
  218. * Upload a QE microcode
  219. *
  220. * This function is a worker function for qe_upload_firmware(). It does
  221. * the actual uploading of the microcode.
  222. */
  223. static void qe_upload_microcode(const void *base,
  224. const struct qe_microcode *ucode)
  225. {
  226. const u32 *code = base + be32_to_cpu(ucode->code_offset);
  227. unsigned int i;
  228. if (ucode->major || ucode->minor || ucode->revision)
  229. printf("QE: uploading microcode '%s' version %u.%u.%u\n",
  230. ucode->id, ucode->major, ucode->minor, ucode->revision);
  231. else
  232. printf("QE: uploading microcode '%s'\n", ucode->id);
  233. /* Use auto-increment */
  234. out_be32(&qe_immr->iram.iadd, be32_to_cpu(ucode->iram_offset) |
  235. QE_IRAM_IADD_AIE | QE_IRAM_IADD_BADDR);
  236. for (i = 0; i < be32_to_cpu(ucode->count); i++)
  237. out_be32(&qe_immr->iram.idata, be32_to_cpu(code[i]));
  238. }
  239. /*
  240. * Upload a microcode to the I-RAM at a specific address.
  241. *
  242. * See docs/README.qe_firmware for information on QE microcode uploading.
  243. *
  244. * Currently, only version 1 is supported, so the 'version' field must be
  245. * set to 1.
  246. *
  247. * The SOC model and revision are not validated, they are only displayed for
  248. * informational purposes.
  249. *
  250. * 'calc_size' is the calculated size, in bytes, of the firmware structure and
  251. * all of the microcode structures, minus the CRC.
  252. *
  253. * 'length' is the size that the structure says it is, including the CRC.
  254. */
  255. int qe_upload_firmware(const struct qe_firmware *firmware)
  256. {
  257. unsigned int i;
  258. unsigned int j;
  259. u32 crc;
  260. size_t calc_size = sizeof(struct qe_firmware);
  261. size_t length;
  262. const struct qe_header *hdr;
  263. if (!firmware) {
  264. printf("Invalid address\n");
  265. return -EINVAL;
  266. }
  267. hdr = &firmware->header;
  268. length = be32_to_cpu(hdr->length);
  269. /* Check the magic */
  270. if ((hdr->magic[0] != 'Q') || (hdr->magic[1] != 'E') ||
  271. (hdr->magic[2] != 'F')) {
  272. printf("Not a microcode\n");
  273. return -EPERM;
  274. }
  275. /* Check the version */
  276. if (hdr->version != 1) {
  277. printf("Unsupported version\n");
  278. return -EPERM;
  279. }
  280. /* Validate some of the fields */
  281. if ((firmware->count < 1) || (firmware->count > MAX_QE_RISC)) {
  282. printf("Invalid data\n");
  283. return -EINVAL;
  284. }
  285. /* Validate the length and check if there's a CRC */
  286. calc_size += (firmware->count - 1) * sizeof(struct qe_microcode);
  287. for (i = 0; i < firmware->count; i++)
  288. /*
  289. * For situations where the second RISC uses the same microcode
  290. * as the first, the 'code_offset' and 'count' fields will be
  291. * zero, so it's okay to add those.
  292. */
  293. calc_size += sizeof(u32) *
  294. be32_to_cpu(firmware->microcode[i].count);
  295. /* Validate the length */
  296. if (length != calc_size + sizeof(u32)) {
  297. printf("Invalid length\n");
  298. return -EPERM;
  299. }
  300. /*
  301. * Validate the CRC. We would normally call crc32_no_comp(), but that
  302. * function isn't available unless you turn on JFFS support.
  303. */
  304. crc = be32_to_cpu(*(u32 *)((void *)firmware + calc_size));
  305. if (crc != (crc32(-1, (const void *) firmware, calc_size) ^ -1)) {
  306. printf("Firmware CRC is invalid\n");
  307. return -EIO;
  308. }
  309. /*
  310. * If the microcode calls for it, split the I-RAM.
  311. */
  312. if (!firmware->split) {
  313. out_be16(&qe_immr->cp.cercr,
  314. in_be16(&qe_immr->cp.cercr) | QE_CP_CERCR_CIR);
  315. }
  316. if (firmware->soc.model)
  317. printf("Firmware '%s' for %u V%u.%u\n",
  318. firmware->id, be16_to_cpu(firmware->soc.model),
  319. firmware->soc.major, firmware->soc.minor);
  320. else
  321. printf("Firmware '%s'\n", firmware->id);
  322. /*
  323. * The QE only supports one microcode per RISC, so clear out all the
  324. * saved microcode information and put in the new.
  325. */
  326. memset(&qe_firmware_info, 0, sizeof(qe_firmware_info));
  327. strcpy(qe_firmware_info.id, (char *)firmware->id);
  328. qe_firmware_info.extended_modes = firmware->extended_modes;
  329. memcpy(qe_firmware_info.vtraps, firmware->vtraps,
  330. sizeof(firmware->vtraps));
  331. qe_firmware_uploaded = 1;
  332. /* Loop through each microcode. */
  333. for (i = 0; i < firmware->count; i++) {
  334. const struct qe_microcode *ucode = &firmware->microcode[i];
  335. /* Upload a microcode if it's present */
  336. if (ucode->code_offset)
  337. qe_upload_microcode(firmware, ucode);
  338. /* Program the traps for this processor */
  339. for (j = 0; j < 16; j++) {
  340. u32 trap = be32_to_cpu(ucode->traps[j]);
  341. if (trap)
  342. out_be32(&qe_immr->rsp[i].tibcr[j], trap);
  343. }
  344. /* Enable traps */
  345. out_be32(&qe_immr->rsp[i].eccr, be32_to_cpu(ucode->eccr));
  346. }
  347. return 0;
  348. }
  349. struct qe_firmware_info *qe_get_firmware_info(void)
  350. {
  351. return qe_firmware_uploaded ? &qe_firmware_info : NULL;
  352. }
  353. static int qe_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  354. {
  355. ulong addr;
  356. if (argc < 3) {
  357. cmd_usage(cmdtp);
  358. return 1;
  359. }
  360. if (strcmp(argv[1], "fw") == 0) {
  361. addr = simple_strtoul(argv[2], NULL, 16);
  362. if (!addr) {
  363. printf("Invalid address\n");
  364. return -EINVAL;
  365. }
  366. /*
  367. * If a length was supplied, compare that with the 'length'
  368. * field.
  369. */
  370. if (argc > 3) {
  371. ulong length = simple_strtoul(argv[3], NULL, 16);
  372. struct qe_firmware *firmware = (void *) addr;
  373. if (length != be32_to_cpu(firmware->header.length)) {
  374. printf("Length mismatch\n");
  375. return -EINVAL;
  376. }
  377. }
  378. return qe_upload_firmware((const struct qe_firmware *) addr);
  379. }
  380. cmd_usage(cmdtp);
  381. return 1;
  382. }
  383. U_BOOT_CMD(
  384. qe, 4, 0, qe_cmd,
  385. "QUICC Engine commands",
  386. "fw <addr> [<length>] - Upload firmware binary at address <addr> to "
  387. "the QE,\n\twith optional length <length> verification.\n"
  388. );