at91rm9200ek.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326
  1. /*
  2. * Ulf Samuelsson <ulf@atmel.com>
  3. * Rick Bronson <rick@efn.org>
  4. *
  5. * Configuration settings for the AT91RM9200EK board.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. /* ARM asynchronous clock */
  28. /*
  29. * from 18.432 MHz crystal
  30. * (18432000 / 4 * 39)
  31. */
  32. #define AT91C_MAIN_CLOCK 179712000
  33. /*
  34. * peripheral clock
  35. * (AT91C_MASTER_CLOCK / 3)
  36. */
  37. #define AT91C_MASTER_CLOCK 59904000
  38. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  39. #define CONFIG_ARM920T 1 /* This is an ARM920T Core */
  40. #define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
  41. #define CONFIG_AT91RM9200EK 1 /* on an AT91RM9200EK Board */
  42. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  43. #define USE_920T_MMU 1
  44. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  45. #define CONFIG_SETUP_MEMORY_TAGS 1
  46. #define CONFIG_INITRD_TAG 1
  47. /*
  48. * LowLevel Init
  49. */
  50. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  51. #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
  52. /* flash */
  53. #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
  54. #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
  55. /* clocks */
  56. #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
  57. #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
  58. /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
  59. #define CONFIG_SYS_MCKR_VAL 0x00000202
  60. /* sdram */
  61. #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
  62. #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
  63. #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
  64. #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
  65. #define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
  66. #define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
  67. #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
  68. #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
  69. #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
  70. #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
  71. #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  72. #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  73. #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  74. #else
  75. #define CONFIG_SKIP_RELOCATE_UBOOT
  76. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  77. /* hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
  78. #define CONFIG_SYS_AT91C_BRGR_DIVISOR 33
  79. /*
  80. * Memory Configuration
  81. */
  82. #define CONFIG_NR_DRAM_BANKS 1
  83. #define PHYS_SDRAM 0x20000000
  84. #define PHYS_SDRAM_SIZE 0x02000000 /* 32 megs */
  85. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
  86. #define CONFIG_SYS_MEMTEST_END \
  87. (CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 262144)
  88. /*
  89. * Hardware drivers
  90. */
  91. /*
  92. * UART Configuration
  93. *
  94. * define one of these to choose the DBGU,
  95. * USART0 or USART1 as console
  96. */
  97. #define CONFIG_AT91RM9200_USART
  98. #define CONFIG_DBGU
  99. #undef CONFIG_USART0
  100. #undef CONFIG_USART1
  101. /* don't include RTS/CTS flow control support */
  102. #undef CONFIG_HWFLOW
  103. /* disable modem initialization stuff */
  104. #undef CONFIG_MODEM_SUPPORT
  105. #define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
  106. #define CONFIG_BAUDRATE 115200
  107. /*
  108. * Command line configuration.
  109. */
  110. #include <config_cmd_default.h>
  111. #define CONFIG_CMD_DHCP
  112. #define CONFIG_CMD_FAT
  113. #define CONFIG_CMD_MII
  114. #define CONFIG_CMD_PING
  115. #undef CONFIG_CMD_BDI
  116. #undef CONFIG_CMD_IMI
  117. #undef CONFIG_CMD_FPGA
  118. #undef CONFIG_CMD_MISC
  119. #undef CONFIG_CMD_LOADS
  120. #include <asm/arch/AT91RM9200.h> /* needed for port definitions */
  121. /* Options for MMC/SD Card */
  122. #define CONFIG_DOS_PARTITION 1
  123. #undef CONFIG_MMC
  124. #define CONFIG_SYS_MMC_BASE 0xFFFB4000
  125. #define CONFIG_SYS_MMC_BLOCKSIZE 512
  126. /*
  127. * Network Driver Setting
  128. */
  129. #define CONFIG_NET_MULTI 1
  130. #ifdef CONFIG_NET_MULTI
  131. #define CONFIG_DRIVER_AT91EMAC 1
  132. #define CONFIG_SYS_RX_ETH_BUFFER 8
  133. #else
  134. #define CONFIG_DRIVER_ETHER 1
  135. #endif
  136. #define CONFIG_NET_RETRY_COUNT 20
  137. #define CONFIG_AT91C_USE_RMII
  138. /*
  139. * AC Characteristics
  140. * DLYBS = tCSS = 250ns min and DLYBCT = tCSH = 250ns
  141. */
  142. #define DATAFLASH_TCSS (0xC << 16)
  143. #define DATAFLASH_TCHS (0x1 << 24)
  144. #if defined(CONFIG_HAS_DATAFLASH)
  145. #define CONFIG_SYS_SPI_WRITE_TOUT (5 * CONFIG_SYS_HZ)
  146. #define CONFIG_SYS_MAX_DATAFLASH_BANKS 2
  147. #define CONFIG_SYS_MAX_DATAFLASH_PAGES 16384
  148. /* Logical adress for CS0 */
  149. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000
  150. /* Logical adress for CS3 */
  151. #define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS3 0xD0000000
  152. #define CONFIG_SYS_SUPPORT_BLOCK_ERASE 1
  153. #define CONFIG_SYS_DATAFLASH_MMC_PIO AT91C_PIO_PB22
  154. #endif
  155. /*
  156. * NOR Flash
  157. */
  158. #define CONFIG_SYS_FLASH_BASE 0x10000000
  159. #define PHYS_FLASH_SIZE 0x800000 /* 8MB */
  160. #define CONFIG_SYS_FLASH_CFI 1
  161. #define CONFIG_FLASH_CFI_DRIVER 1
  162. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  163. #define CONFIG_SYS_MAX_FLASH_SECT 256
  164. #define CONFIG_SYS_FLASH_PROTECTION
  165. /*
  166. * Environment Settings
  167. */
  168. #ifdef CONFIG_ENV_IS_IN_DATAFLASH
  169. /*
  170. * Datasflash Environment Settings
  171. */
  172. #define CONFIG_ENV_OFFSET 0x4200
  173. #define CONFIG_ENV_ADDR \
  174. (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
  175. /* 8 * 1056 really , but start.s is not OK with this*/
  176. #define CONFIG_ENV_SIZE 0x2000
  177. #else
  178. /*
  179. * NOR Flash Environment Settings
  180. */
  181. #define CONFIG_ENV_IS_IN_FLASH 1
  182. #ifdef CONFIG_SKIP_LOWLEVEL_INIT
  183. /*
  184. * between boot.bin and u-boot.bin.gz
  185. */
  186. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0xe000)
  187. #define CONFIG_ENV_SIZE 0x10000 /* sectors are 64K here */
  188. #else
  189. /*
  190. * after u-boot.bin
  191. */
  192. #define CONFIG_ENV_ADDR \
  193. (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
  194. #define CONFIG_ENV_SIZE 0x10000 /* sectors are 64K here */
  195. /* The following #defines are needed to get flash environment right */
  196. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  197. #define CONFIG_SYS_MONITOR_LEN \
  198. (CONFIG_SYS_BOOT_SIZE + CONFIG_SYS_U_BOOT_SIZE)
  199. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  200. #endif /* CONFIG_ENV_IS_IN_DATAFLASH */
  201. /*
  202. * Boot option
  203. */
  204. #define CONFIG_BOOTDELAY 3
  205. #ifdef CONFIG_SKIP_LOWLEVEL_INIT
  206. /* boot.bin, env, u-boot.bin.gz */
  207. #define CONFIG_SYS_BOOT_SIZE 0x6000 /* 24 KBytes */
  208. #define CONFIG_SYS_U_BOOT_BASE (CONFIG_SYS_FLASH_BASE + 0x10000)
  209. #define CONFIG_SYS_U_BOOT_SIZE 0x10000 /* 64 KBytes */
  210. #else
  211. /* u-boot.bin */
  212. #define CONFIG_SYS_BOOT_SIZE 0x0 /* 0 KBytes */
  213. #define CONFIG_SYS_U_BOOT_BASE CONFIG_SYS_FLASH_BASE
  214. #define CONFIG_SYS_U_BOOT_SIZE 0x40000 /* 128 KBytes */
  215. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  216. #define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
  217. #define CONFIG_ENV_OVERWRITE 1
  218. /*
  219. * USB Config
  220. */
  221. #define CONFIG_CMD_USB
  222. #define CONFIG_USB_OHCI_NEW 1
  223. #define CONFIG_USB_KEYBOARD 1
  224. #define CONFIG_USB_STORAGE 1
  225. #define CONFIG_DOS_PARTITION 1
  226. #undef CONFIG_SYS_USB_OHCI_BOARD_INIT
  227. #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
  228. #define CONFIG_SYS_USB_OHCI_REGS_BASE AT91_USB_HOST_BASE
  229. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
  230. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  231. /*
  232. * I2C
  233. */
  234. #define CONFIG_HARD_I2C
  235. #ifdef CONFIG_HARD_I2C
  236. #define CONFIG_CMD_I2C
  237. #define CONFIG_SYS_I2C_SPEED 0 /* not used */
  238. #define CONFIG_SYS_I2C_SLAVE 0 /* not used */
  239. #endif
  240. /*
  241. * Shell Settings
  242. */
  243. #define CONFIG_CMDLINE_EDITING 1
  244. #define CONFIG_SYS_LONGHELP 1
  245. #define CONFIG_AUTO_COMPLETE 1
  246. #define CONFIG_SYS_HUSH_PARSER 1
  247. #define CONFIG_SYS_PROMPT "U-Boot> "
  248. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  249. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  250. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  251. /* Print Buffer Size */
  252. #define CONFIG_SYS_PBSIZE \
  253. (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
  254. #ifndef __ASSEMBLY__
  255. /*-----------------------------------------------------------------------
  256. * Board specific extension for bd_info
  257. *
  258. * This structure is embedded in the global bd_info (bd_t) structure
  259. * and can be used by the board specific code (eg board/...)
  260. */
  261. struct bd_info_ext {
  262. /* helper variable for board environment handling
  263. *
  264. * env_crc_valid == 0 => uninitialised
  265. * env_crc_valid > 0 => environment crc in flash is valid
  266. * env_crc_valid < 0 => environment crc in flash is invalid
  267. */
  268. int env_crc_valid;
  269. };
  270. #endif
  271. #define CONFIG_SYS_HZ 1000
  272. /*
  273. * AT91C_TC0_CMR is implicitly set to
  274. * AT91C_TC_TIMER_DIV1_CLOCK
  275. */
  276. #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
  277. /*
  278. * Size of malloc() pool
  279. */
  280. #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024 \
  281. , 0x1000)
  282. /* size in bytes reserved for initial data */
  283. #define CONFIG_SYS_GBL_DATA_SIZE 128
  284. #define CONFIG_STACKSIZE (32 * 1024) /* regular stack */
  285. #define CONFIG_STACKSIZE_IRQ (4 * 1024) /* Unsure if to big or to small*/
  286. #define CONFIG_STACKSIZE_FIQ (4 * 1024) /* Unsure if to big or to small*/
  287. #endif