ddr_defs.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * ddr_defs.h
  3. *
  4. * ddr specific header
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #ifndef _DDR_DEFS_H
  19. #define _DDR_DEFS_H
  20. #include <asm/arch/hardware.h>
  21. #include <asm/emif.h>
  22. /* AM335X EMIF Register values */
  23. #define VTP_CTRL_READY (0x1 << 5)
  24. #define VTP_CTRL_ENABLE (0x1 << 6)
  25. #define VTP_CTRL_START_EN (0x1)
  26. #define PHY_DLL_LOCK_DIFF 0x0
  27. #define DDR_CKE_CTRL_NORMAL 0x1
  28. /* Micron MT47H128M16RT-25E */
  29. #define DDR2_EMIF_READ_LATENCY 0x100005 /* Enable Dynamic Power Down */
  30. #define DDR2_EMIF_TIM1 0x0666B3C9
  31. #define DDR2_EMIF_TIM2 0x243631CA
  32. #define DDR2_EMIF_TIM3 0x0000033F
  33. #define DDR2_EMIF_SDCFG 0x41805332
  34. #define DDR2_EMIF_SDREF 0x0000081a
  35. #define DDR2_DLL_LOCK_DIFF 0x0
  36. #define DDR2_RATIO 0x80
  37. #define DDR2_INVERT_CLKOUT 0x00
  38. #define DDR2_RD_DQS 0x12
  39. #define DDR2_WR_DQS 0x00
  40. #define DDR2_PHY_WRLVL 0x00
  41. #define DDR2_PHY_GATELVL 0x00
  42. #define DDR2_PHY_WR_DATA 0x40
  43. #define DDR2_PHY_FIFO_WE 0x80
  44. #define DDR2_PHY_RANK0_DELAY 0x1
  45. #define DDR2_IOCTRL_VALUE 0x18B
  46. /* Micron MT41J128M16JT-125 */
  47. #define DDR3_EMIF_READ_LATENCY 0x06
  48. #define DDR3_EMIF_TIM1 0x0888A39B
  49. #define DDR3_EMIF_TIM2 0x26337FDA
  50. #define DDR3_EMIF_TIM3 0x501F830F
  51. #define DDR3_EMIF_SDCFG 0x61C04AB2
  52. #define DDR3_EMIF_SDREF 0x0000093B
  53. #define DDR3_ZQ_CFG 0x50074BE4
  54. #define DDR3_DLL_LOCK_DIFF 0x1
  55. #define DDR3_RATIO 0x40
  56. #define DDR3_INVERT_CLKOUT 0x1
  57. #define DDR3_RD_DQS 0x3B
  58. #define DDR3_WR_DQS 0x85
  59. #define DDR3_PHY_WR_DATA 0xC1
  60. #define DDR3_PHY_FIFO_WE 0x100
  61. #define DDR3_IOCTRL_VALUE 0x18B
  62. /**
  63. * Configure SDRAM
  64. */
  65. void config_sdram(const struct emif_regs *regs);
  66. /**
  67. * Set SDRAM timings
  68. */
  69. void set_sdram_timings(const struct emif_regs *regs);
  70. /**
  71. * Configure DDR PHY
  72. */
  73. void config_ddr_phy(const struct emif_regs *regs);
  74. /**
  75. * This structure represents the DDR registers on AM33XX devices.
  76. * We make use of DDR_PHY_BASE_ADDR2 to address the DATA1 registers that
  77. * correspond to DATA1 registers defined here.
  78. */
  79. struct ddr_regs {
  80. unsigned int resv0[7];
  81. unsigned int cm0csratio; /* offset 0x01C */
  82. unsigned int resv1[2];
  83. unsigned int cm0dldiff; /* offset 0x028 */
  84. unsigned int cm0iclkout; /* offset 0x02C */
  85. unsigned int resv2[8];
  86. unsigned int cm1csratio; /* offset 0x050 */
  87. unsigned int resv3[2];
  88. unsigned int cm1dldiff; /* offset 0x05C */
  89. unsigned int cm1iclkout; /* offset 0x060 */
  90. unsigned int resv4[8];
  91. unsigned int cm2csratio; /* offset 0x084 */
  92. unsigned int resv5[2];
  93. unsigned int cm2dldiff; /* offset 0x090 */
  94. unsigned int cm2iclkout; /* offset 0x094 */
  95. unsigned int resv6[12];
  96. unsigned int dt0rdsratio0; /* offset 0x0C8 */
  97. unsigned int resv7[4];
  98. unsigned int dt0wdsratio0; /* offset 0x0DC */
  99. unsigned int resv8[4];
  100. unsigned int dt0wiratio0; /* offset 0x0F0 */
  101. unsigned int resv9;
  102. unsigned int dt0wimode0; /* offset 0x0F8 */
  103. unsigned int dt0giratio0; /* offset 0x0FC */
  104. unsigned int resv10;
  105. unsigned int dt0gimode0; /* offset 0x104 */
  106. unsigned int dt0fwsratio0; /* offset 0x108 */
  107. unsigned int resv11[4];
  108. unsigned int dt0dqoffset; /* offset 0x11C */
  109. unsigned int dt0wrsratio0; /* offset 0x120 */
  110. unsigned int resv12[4];
  111. unsigned int dt0rdelays0; /* offset 0x134 */
  112. unsigned int dt0dldiff0; /* offset 0x138 */
  113. };
  114. /**
  115. * Encapsulates DDR CMD control registers.
  116. */
  117. struct cmd_control {
  118. unsigned long cmd0csratio;
  119. unsigned long cmd0csforce;
  120. unsigned long cmd0csdelay;
  121. unsigned long cmd0dldiff;
  122. unsigned long cmd0iclkout;
  123. unsigned long cmd1csratio;
  124. unsigned long cmd1csforce;
  125. unsigned long cmd1csdelay;
  126. unsigned long cmd1dldiff;
  127. unsigned long cmd1iclkout;
  128. unsigned long cmd2csratio;
  129. unsigned long cmd2csforce;
  130. unsigned long cmd2csdelay;
  131. unsigned long cmd2dldiff;
  132. unsigned long cmd2iclkout;
  133. };
  134. /**
  135. * Encapsulates DDR DATA registers.
  136. */
  137. struct ddr_data {
  138. unsigned long datardsratio0;
  139. unsigned long datawdsratio0;
  140. unsigned long datawiratio0;
  141. unsigned long datagiratio0;
  142. unsigned long datafwsratio0;
  143. unsigned long datawrsratio0;
  144. unsigned long datauserank0delay;
  145. unsigned long datadldiff0;
  146. };
  147. /**
  148. * Configure DDR CMD control registers
  149. */
  150. void config_cmd_ctrl(const struct cmd_control *cmd);
  151. /**
  152. * Configure DDR DATA registers
  153. */
  154. void config_ddr_data(int data_macrono, const struct ddr_data *data);
  155. /**
  156. * This structure represents the DDR io control on AM33XX devices.
  157. */
  158. struct ddr_cmdtctrl {
  159. unsigned int resv1[1];
  160. unsigned int cm0ioctl;
  161. unsigned int cm1ioctl;
  162. unsigned int cm2ioctl;
  163. unsigned int resv2[12];
  164. unsigned int dt0ioctl;
  165. unsigned int dt1ioctl;
  166. };
  167. /**
  168. * Configure DDR io control registers
  169. */
  170. void config_io_ctrl(unsigned long val);
  171. struct ddr_ctrl {
  172. unsigned int ddrioctrl;
  173. unsigned int resv1[325];
  174. unsigned int ddrckectrl;
  175. };
  176. void config_ddr(unsigned int pll, unsigned int ioctrl,
  177. const struct ddr_data *data, const struct cmd_control *ctrl,
  178. const struct emif_regs *regs);
  179. #endif /* _DDR_DEFS_H */