quad100hd.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302
  1. /*
  2. * (C) Copyright 2008
  3. * Gary Jennejohn, DENX Software Engineering GmbH, garyj@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /************************************************************************
  24. * quad100hd.h - configuration for Quad100hd board
  25. ***********************************************************************/
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*-----------------------------------------------------------------------
  29. * High Level Configuration Options
  30. *----------------------------------------------------------------------*/
  31. #define CONFIG_QUAD100HD 1 /* Board is Quad100hd */
  32. #define CONFIG_4xx 1 /* ... PPC4xx family */
  33. #define CONFIG_405EP 1 /* Specifc 405EP support*/
  34. #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
  35. #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
  37. #define PLLMR0_DEFAULT PLLMR0_266_133_66 /* no PCI */
  38. #define PLLMR1_DEFAULT PLLMR1_266_133_66 /* no PCI */
  39. /* the environment is in the EEPROM by default */
  40. #define CONFIG_ENV_IS_IN_EEPROM
  41. #undef CONFIG_ENV_IS_IN_FLASH
  42. #define CONFIG_PPC4xx_EMAC
  43. #define CONFIG_HAS_ETH1 1
  44. #define CONFIG_MII 1 /* MII PHY management */
  45. #define CONFIG_PHY_ADDR 0x01 /* PHY address */
  46. #define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */
  47. #define CONFIG_PHY_RESET 1
  48. #define CONFIG_PHY_RESET_DELAY 300 /* PHY RESET recovery delay */
  49. /*
  50. * Command line configuration.
  51. */
  52. #include <config_cmd_default.h>
  53. #undef CONFIG_CMD_ASKENV
  54. #undef CONFIG_CMD_CACHE
  55. #define CONFIG_CMD_DHCP
  56. #undef CONFIG_CMD_DIAG
  57. #define CONFIG_CMD_EEPROM
  58. #undef CONFIG_CMD_ELF
  59. #define CONFIG_CMD_I2C
  60. #undef CONFIG_CMD_IRQ
  61. #define CONFIG_CMD_JFFS2
  62. #undef CONFIG_CMD_MII
  63. #define CONFIG_CMD_NAND
  64. #undef CONFIG_CMD_PING
  65. #define CONFIG_CMD_REGINFO
  66. #undef CONFIG_WATCHDOG /* watchdog disabled */
  67. /*-----------------------------------------------------------------------
  68. * SDRAM
  69. *----------------------------------------------------------------------*/
  70. /*
  71. * SDRAM configuration (please see cpu/ppc/sdram.[ch])
  72. */
  73. #define CONFIG_SDRAM_BANK0 1
  74. /* FIX! SDRAM timings used in datasheet */
  75. #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
  76. #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
  77. #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */
  78. #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
  79. #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
  80. /*
  81. * JFFS2
  82. */
  83. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  84. #ifdef CONFIG_SYS_KERNEL_IN_JFFS2
  85. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0 /* JFFS starts at block 0 */
  86. #else /* kernel not in JFFS */
  87. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 8 /* block 0-7 is kernel (1MB = 8 sectors) */
  88. #endif
  89. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  90. /*-----------------------------------------------------------------------
  91. * Serial Port
  92. *----------------------------------------------------------------------*/
  93. #define CONFIG_CONS_INDEX 1 /* Use UART0 */
  94. #define CONFIG_SYS_NS16550
  95. #define CONFIG_SYS_NS16550_SERIAL
  96. #define CONFIG_SYS_NS16550_REG_SIZE 1
  97. #define CONFIG_SYS_NS16550_CLK get_serial_clock()
  98. #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
  99. #define CONFIG_SYS_BASE_BAUD 691200
  100. #define CONFIG_BAUDRATE 115200
  101. /* The following table includes the supported baudrates */
  102. #define CONFIG_SYS_BAUDRATE_TABLE \
  103. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
  104. /*-----------------------------------------------------------------------
  105. * Miscellaneous configurable options
  106. *----------------------------------------------------------------------*/
  107. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  108. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  109. #if defined(CONFIG_CMD_KGDB)
  110. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  111. #else
  112. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  113. #endif
  114. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  115. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  116. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  117. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  118. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  119. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  120. #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_info (bd_t) */
  121. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  122. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  123. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  124. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  125. #define CONFIG_LOOPW 1 /* enable loopw command */
  126. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  127. #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
  128. #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
  129. /*-----------------------------------------------------------------------
  130. * I2C
  131. *----------------------------------------------------------------------*/
  132. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  133. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  134. #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
  135. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  136. #define CONFIG_SYS_I2C_SLAVE 0x7F
  137. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
  138. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* bytes of address */
  139. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 8 byte write page size */
  140. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  141. #define CONFIG_SYS_EEPROM_SIZE 0x2000
  142. /*-----------------------------------------------------------------------
  143. * Start addresses for the final memory configuration
  144. * (Set up by the startup code)
  145. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  146. */
  147. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  148. #define CONFIG_SYS_FLASH_BASE 0xFFC00000
  149. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
  150. #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
  151. #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE)
  152. /*
  153. * For booting Linux, the board info and command line data
  154. * have to be in the first 8 MB of memory, since this is
  155. * the maximum mapped by the Linux kernel during initialization.
  156. */
  157. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  158. /*-----------------------------------------------------------------------
  159. * FLASH organization
  160. */
  161. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  162. #define CONFIG_FLASH_CFI_DRIVER
  163. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  164. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  165. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  166. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  167. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  168. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  169. #define CONFIG_SYS_FLASH_INCREMENT 0 /* there is only one bank */
  170. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  171. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  172. #ifdef CONFIG_ENV_IS_IN_FLASH
  173. #define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
  174. /* the environment is located before u-boot */
  175. #define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE - CONFIG_ENV_SECT_SIZE)
  176. /* Address and size of Redundant Environment Sector */
  177. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
  178. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
  179. #endif
  180. #ifdef CONFIG_ENV_IS_IN_EEPROM
  181. #define CONFIG_ENV_SIZE 0x400 /* Size of Environment vars */
  182. #define CONFIG_ENV_OFFSET 0x00000000
  183. #define CONFIG_SYS_ENABLE_CRC_16 1 /* Intrinsyc formatting used crc16 */
  184. #endif
  185. /* partly from PPCBoot */
  186. /* NAND */
  187. #define CONFIG_NAND
  188. #ifdef CONFIG_NAND
  189. #define CONFIG_SYS_NAND_BASE 0x60000000
  190. #define CONFIG_SYS_NAND_CS 10 /* our CS is GPIO10 */
  191. #define CONFIG_SYS_NAND_RDY 23 /* our RDY is GPIO23 */
  192. #define CONFIG_SYS_NAND_CE 24 /* our CE is GPIO24 */
  193. #define CONFIG_SYS_NAND_CLE 31 /* our CLE is GPIO31 */
  194. #define CONFIG_SYS_NAND_ALE 30 /* our ALE is GPIO30 */
  195. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  196. #endif
  197. /*-----------------------------------------------------------------------
  198. * Definitions for initial stack pointer and data area (in data cache)
  199. */
  200. /* use on chip memory (OCM) for temperary stack until sdram is tested */
  201. /* see ./arch/powerpc/cpu/ppc4xx/start.S */
  202. #define CONFIG_SYS_TEMP_STACK_OCM 1
  203. /* On Chip Memory location */
  204. #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
  205. #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
  206. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of OCM */
  207. #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
  208. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  209. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  210. /*-----------------------------------------------------------------------
  211. * External Bus Controller (EBC) Setup
  212. * Taken from PPCBoot board/icecube/icecube.h
  213. */
  214. /* see ./arch/powerpc/cpu/ppc4xx/cpu_init.c ./cpu/ppc4xx/ndfc.c */
  215. #define CONFIG_SYS_EBC_PB0AP 0x04002480
  216. /* AMD NOR flash - this corresponds to FLASH_BASE so may be correct */
  217. #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
  218. #define CONFIG_SYS_EBC_PB1AP 0x04005480
  219. #define CONFIG_SYS_EBC_PB1CR 0x60018000
  220. #define CONFIG_SYS_EBC_PB2AP 0x00000000
  221. #define CONFIG_SYS_EBC_PB2CR 0x00000000
  222. #define CONFIG_SYS_EBC_PB3AP 0x00000000
  223. #define CONFIG_SYS_EBC_PB3CR 0x00000000
  224. #define CONFIG_SYS_EBC_PB4AP 0x00000000
  225. #define CONFIG_SYS_EBC_PB4CR 0x00000000
  226. /*-----------------------------------------------------------------------
  227. * Definitions for GPIO setup (PPC405EP specific)
  228. *
  229. * Taken in part from PPCBoot board/icecube/icecube.h
  230. */
  231. /* see ./arch/powerpc/cpu/ppc4xx/cpu_init.c ./cpu/ppc4xx/start.S */
  232. #define CONFIG_SYS_GPIO0_OSRL 0x55555550
  233. #define CONFIG_SYS_GPIO0_OSRH 0x00000110
  234. #define CONFIG_SYS_GPIO0_ISR1L 0x00000000
  235. #define CONFIG_SYS_GPIO0_ISR1H 0x15555445
  236. #define CONFIG_SYS_GPIO0_TSRL 0x00000000
  237. #define CONFIG_SYS_GPIO0_TSRH 0x00000000
  238. #define CONFIG_SYS_GPIO0_TCR 0xFFFF8097
  239. #define CONFIG_SYS_GPIO0_ODR 0x00000000
  240. #if defined(CONFIG_CMD_KGDB)
  241. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  242. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  243. #endif
  244. /* ENVIRONMENT VARS */
  245. #define CONFIG_IPADDR 192.168.1.67
  246. #define CONFIG_SERVERIP 192.168.1.50
  247. #define CONFIG_GATEWAYIP 192.168.1.1
  248. #define CONFIG_NETMASK 255.255.255.0
  249. #define CONFIG_LOADADDR 300000
  250. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  251. /* pass open firmware flat tree */
  252. #define CONFIG_OF_LIBFDT 1
  253. #endif /* __CONFIG_H */