mcc200.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5200
  30. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  31. #define CONFIG_MCC200 1 /* ... on MCC200 board */
  32. /*
  33. * Valid values for CONFIG_SYS_TEXT_BASE are:
  34. * 0xFC000000 boot low (standard configuration)
  35. * 0xFFF00000 boot high
  36. * 0x00100000 boot from RAM (for testing only)
  37. */
  38. #ifndef CONFIG_SYS_TEXT_BASE
  39. #define CONFIG_SYS_TEXT_BASE 0xFC000000
  40. #endif
  41. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33MHz */
  42. #define CONFIG_MISC_INIT_R
  43. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  44. /*
  45. * Serial console configuration
  46. *
  47. * To select console on the one of 8 external UARTs,
  48. * define CONFIG_QUART_CONSOLE as 1, 2, 3, or 4 for the first Quad UART,
  49. * or as 5, 6, 7, or 8 for the second Quad UART.
  50. * COM11, COM12, COM13, COM14 are located on the second Quad UART.
  51. *
  52. * CONFIG_PSC_CONSOLE must be undefined in this case.
  53. */
  54. #if !defined(CONFIG_PRS200)
  55. /* MCC200 configuration: */
  56. #ifdef CONFIG_CONSOLE_COM12
  57. #define CONFIG_QUART_CONSOLE 6 /* console is on UARTF of QUART2 */
  58. #else
  59. #define CONFIG_QUART_CONSOLE 8 /* console is on UARTH of QUART2 */
  60. #endif
  61. #else
  62. /* PRS200 configuration: */
  63. #undef CONFIG_QUART_CONSOLE
  64. #endif /* CONFIG_PRS200 */
  65. /*
  66. * To select console on PSC1, define CONFIG_PSC_CONSOLE as 1
  67. * and undefine CONFIG_QUART_CONSOLE.
  68. */
  69. #if !defined(CONFIG_PRS200)
  70. /* MCC200 configuration: */
  71. #define CONFIG_PSC_CONSOLE 1 /* PSC1 may be COM */
  72. #define CONFIG_PSC_CONSOLE2 2 /* PSC2 is PSoC */
  73. #else
  74. /* PRS200 configuration: */
  75. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  76. #endif
  77. #define CONFIG_BAUDRATE 115200
  78. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  79. #define CONFIG_MII 1
  80. #define CONFIG_DOS_PARTITION
  81. /* USB */
  82. #define CONFIG_USB_OHCI
  83. #define CONFIG_USB_STORAGE
  84. /* automatic software updates (see board/mcc200/auto_update.c) */
  85. #define CONFIG_AUTO_UPDATE 1
  86. /*
  87. * BOOTP options
  88. */
  89. #define CONFIG_BOOTP_BOOTFILESIZE
  90. #define CONFIG_BOOTP_BOOTPATH
  91. #define CONFIG_BOOTP_GATEWAY
  92. #define CONFIG_BOOTP_HOSTNAME
  93. /*
  94. * Command line configuration.
  95. */
  96. #include <config_cmd_default.h>
  97. #define CONFIG_CMD_BEDBUG
  98. #define CONFIG_CMD_FAT
  99. #define CONFIG_CMD_I2C
  100. #define CONFIG_CMD_USB
  101. #undef CONFIG_CMD_NET
  102. #undef CONFIG_CMD_NFS
  103. /*
  104. * Autobooting
  105. */
  106. #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
  107. #define CONFIG_PREBOOT "echo;" \
  108. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  109. "echo"
  110. #undef CONFIG_BOOTARGS
  111. #ifdef CONFIG_PRS200
  112. # define CONFIG_SYS__BOARDNAME "prs200"
  113. # define CONFIG_SYS__LINUX_CONSOLE "ttyS0"
  114. #else
  115. # define CONFIG_SYS__BOARDNAME "mcc200"
  116. # define CONFIG_SYS__LINUX_CONSOLE "ttyEU5"
  117. #endif
  118. /* Network */
  119. #define CONFIG_ETHADDR 00:17:17:ff:00:00
  120. #define CONFIG_IPADDR 10.76.9.29
  121. #define CONFIG_SERVERIP 10.76.9.1
  122. #include <version.h> /* For U-Boot version */
  123. #define CONFIG_EXTRA_ENV_SETTINGS \
  124. "ubootver=" U_BOOT_VERSION "\0" \
  125. "netdev=eth0\0" \
  126. "hostname=" CONFIG_SYS__BOARDNAME "\0" \
  127. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  128. "nfsroot=${serverip}:${rootpath}\0" \
  129. "ramargs=setenv bootargs root=/dev/mtdblock2 " \
  130. "rootfstype=cramfs\0" \
  131. "addip=setenv bootargs ${bootargs} " \
  132. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  133. ":${hostname}:${netdev}:off panic=1\0" \
  134. "addcons=setenv bootargs ${bootargs} " \
  135. "console=${console},${baudrate} " \
  136. "ubootver=${ubootver} board=${board}\0" \
  137. "flash_nfs=run nfsargs addip addcons;" \
  138. "bootm ${kernel_addr}\0" \
  139. "flash_self=run ramargs addip addcons;" \
  140. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  141. "net_nfs=tftp 200000 ${bootfile};" \
  142. "run nfsargs addip addcons;bootm\0" \
  143. "console=" CONFIG_SYS__LINUX_CONSOLE "\0" \
  144. "rootpath=/opt/eldk/ppc_6xx\0" \
  145. "bootfile=/tftpboot/" CONFIG_SYS__BOARDNAME "/uImage\0" \
  146. "load=tftp 200000 /tftpboot/" CONFIG_SYS__BOARDNAME "/u-boot.bin\0" \
  147. "text_base=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  148. "kernel_addr=0xFC0C0000\0" \
  149. "update=protect off ${text_base} +${filesize};" \
  150. "era ${text_base} +${filesize};" \
  151. "cp.b 200000 ${text_base} ${filesize}\0" \
  152. "unlock=yes\0" \
  153. ""
  154. #define CONFIG_BOOTCOMMAND "run flash_self"
  155. #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
  156. /*
  157. * IPB Bus clocking configuration.
  158. */
  159. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  160. /*
  161. * I2C configuration
  162. */
  163. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  164. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  165. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  166. #define CONFIG_SYS_I2C_SLAVE 0x7F
  167. /*
  168. * Flash configuration (8,16 or 32 MB)
  169. * TEXT base always at 0xFFF00000
  170. * ENV_ADDR always at 0xFFF40000
  171. * FLASH_BASE at 0xFC000000 for 64 MB (only 32MB are supported, not enough addr lines!!!)
  172. * 0xFE000000 for 32 MB
  173. * 0xFF000000 for 16 MB
  174. * 0xFF800000 for 8 MB
  175. */
  176. #define CONFIG_SYS_FLASH_BASE 0xfc000000
  177. #define CONFIG_SYS_FLASH_SIZE 0x04000000
  178. #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
  179. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  180. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  181. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  182. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
  183. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
  184. #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
  185. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  186. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  187. #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  188. #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
  189. #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
  190. #define CONFIG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
  191. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  192. #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
  193. /* Address and size of Redundant Environment Sector */
  194. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  195. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  196. #define CONFIG_ENV_OVERWRITE 1 /* allow modification of vendor params */
  197. #if CONFIG_SYS_TEXT_BASE == CONFIG_SYS_FLASH_BASE
  198. #define CONFIG_SYS_LOWBOOT 1
  199. #endif
  200. /*
  201. * Memory map
  202. */
  203. #define CONFIG_SYS_MBAR 0xf0000000
  204. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  205. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  206. /* Use SRAM until RAM will be available */
  207. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  208. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
  209. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  210. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  211. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  212. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  213. # define CONFIG_SYS_RAMBOOT 1
  214. #endif
  215. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  216. #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
  217. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  218. /*
  219. * Ethernet configuration
  220. */
  221. /* #define CONFIG_MPC5xxx_FEC 1 */
  222. /* #define CONFIG_MPC5xxx_FEC_MII100 */
  223. /*
  224. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  225. */
  226. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  227. #define CONFIG_PHY_ADDR 1
  228. /*
  229. * LCD Splash Screen
  230. */
  231. #if !defined(CONFIG_PRS200)
  232. #define CONFIG_LCD 1
  233. #define CONFIG_PROGRESSBAR 1
  234. #endif
  235. #if defined(CONFIG_LCD)
  236. #define CONFIG_SPLASH_SCREEN 1
  237. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  238. #define LCD_BPP LCD_MONOCHROME
  239. #endif
  240. /*
  241. * GPIO configuration
  242. */
  243. /* 0x10000004 = 32MB SDRAM */
  244. /* 0x90000004 = 64MB SDRAM */
  245. #if defined(CONFIG_LCD)
  246. /* set PSC2 in UART mode */
  247. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00000044
  248. #else
  249. #define CONFIG_SYS_GPS_PORT_CONFIG 0x00000004
  250. #endif
  251. /*
  252. * Miscellaneous configurable options
  253. */
  254. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  255. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  256. #if defined(CONFIG_CMD_KGDB)
  257. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  258. #else
  259. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  260. #endif
  261. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  262. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  263. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  264. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  265. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  266. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  267. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  268. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  269. #if defined(CONFIG_CMD_KGDB)
  270. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  271. #endif
  272. /*
  273. * Various low-level settings
  274. */
  275. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  276. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  277. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  278. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  279. #define CONFIG_SYS_BOOTCS_CFG 0x0004fb00
  280. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  281. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  282. /* Quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
  283. #define CONFIG_SYS_CS2_START 0x80000000
  284. #define CONFIG_SYS_CS2_SIZE 0x00001000
  285. #define CONFIG_SYS_CS2_CFG 0x1d300
  286. /* Second Quad UART @0x80010000 */
  287. #define CONFIG_SYS_CS1_START 0x80010000
  288. #define CONFIG_SYS_CS1_SIZE 0x00001000
  289. #define CONFIG_SYS_CS1_CFG 0x1d300
  290. /* Leica - build revision resistors */
  291. /*
  292. #define CONFIG_SYS_CS3_START 0x80020000
  293. #define CONFIG_SYS_CS3_SIZE 0x00000004
  294. #define CONFIG_SYS_CS3_CFG 0x1d300
  295. */
  296. /*
  297. * Select one of quarts as a default
  298. * console. If undefined - PSC console
  299. * wil be default
  300. */
  301. #define CONFIG_SYS_CS_BURST 0x00000000
  302. #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
  303. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  304. /*
  305. * QUART Expanders support
  306. */
  307. #if defined(CONFIG_QUART_CONSOLE)
  308. /*
  309. * We'll use NS16550 chip routines,
  310. */
  311. #define CONFIG_SYS_NS16550 1
  312. #define CONFIG_SYS_NS16550_SERIAL 1
  313. #define CONFIG_CONS_INDEX 1
  314. /*
  315. * To achieve necessary offset on SC16C554
  316. * A0-A2 (register select) pins with NS16550
  317. * functions (in struct NS16550), REG_SIZE
  318. * should be 4, because A0-A2 pins are connected
  319. * to DA2-DA4 address bus lines.
  320. */
  321. #define CONFIG_SYS_NS16550_REG_SIZE 4
  322. /*
  323. * LocalPlus Bus already inited in cpu_init_f(),
  324. * so can work with QUART's chip selects.
  325. * One of four SC16C554 UARTs is selected with
  326. * A3-A4 (DA5-DA6) lines.
  327. */
  328. #if (CONFIG_QUART_CONSOLE > 0) && (CONFIG_QUART_CONSOLE < 5) && !defined(CONFIG_PRS200)
  329. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CS2_START | (CONFIG_QUART_CONSOLE - 1)<<5)
  330. #elif (CONFIG_QUART_CONSOLE > 4) && (CONFIG_QUART_CONSOLE < 9)
  331. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CS1_START | (CONFIG_QUART_CONSOLE - 5)<<5)
  332. #else
  333. #error "Wrong QUART expander number."
  334. #endif
  335. /*
  336. * SC16C554 chip's external crystal oscillator frequency
  337. * is 7.3728 MHz
  338. */
  339. #define CONFIG_SYS_NS16550_CLK 7372800
  340. #endif /* CONFIG_QUART_CONSOLE */
  341. /*-----------------------------------------------------------------------
  342. * USB stuff
  343. *-----------------------------------------------------------------------
  344. */
  345. #define CONFIG_USB_CLOCK 0x0001BBBB
  346. #define CONFIG_USB_CONFIG 0x00005000
  347. #define CONFIG_AUTOBOOT_KEYED /* use key strings to stop autoboot */
  348. #define CONFIG_AUTOBOOT_STOP_STR "432"
  349. #define CONFIG_SILENT_CONSOLE 1
  350. #endif /* __CONFIG_H */