TB5200.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004-2006
  6. * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  33. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  34. #define CONFIG_TQM5200 1 /* ... on TQM5200 module */
  35. #define CONFIG_TB5200 1 /* ... on a TB5200 base board */
  36. /*
  37. * Valid values for CONFIG_SYS_TEXT_BASE are:
  38. * 0xFC000000 boot low (standard configuration with room for
  39. * max 64 MByte Flash ROM)
  40. * 0xFFF00000 boot high (for a backup copy of U-Boot)
  41. * 0x00100000 boot from RAM (for testing only)
  42. */
  43. #ifndef CONFIG_SYS_TEXT_BASE
  44. #define CONFIG_SYS_TEXT_BASE 0xFC000000
  45. #endif
  46. #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  47. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  48. /*
  49. * Serial console configuration
  50. */
  51. #define CONFIG_PSC_CONSOLE 1 /* default console is on PSC1 */
  52. #define CONFIG_PSC_CONSOLE2 6 /* second console is on PSC6 */
  53. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  54. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  55. /*
  56. * Video console
  57. */
  58. #if 1
  59. #define CONFIG_VIDEO
  60. #define CONFIG_VIDEO_SM501
  61. #define CONFIG_VIDEO_SM501_32BPP
  62. #define CONFIG_CFB_CONSOLE
  63. #define CONFIG_VIDEO_LOGO
  64. #define CONFIG_VGA_AS_SINGLE_DEVICE
  65. #define CONFIG_CONSOLE_EXTRA_INFO
  66. #define CONFIG_VIDEO_SW_CURSOR
  67. #define CONFIG_SPLASH_SCREEN
  68. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  69. #endif
  70. /* Partitions */
  71. #define CONFIG_MAC_PARTITION
  72. #define CONFIG_DOS_PARTITION
  73. #define CONFIG_ISO_PARTITION
  74. /* USB */
  75. #define CONFIG_USB_OHCI
  76. #define CONFIG_USB_STORAGE
  77. /* POST support */
  78. #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
  79. CONFIG_SYS_POST_CPU | \
  80. CONFIG_SYS_POST_I2C)
  81. #ifdef CONFIG_POST
  82. /* preserve space for the post_word at end of on-chip SRAM */
  83. #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
  84. #endif
  85. /*
  86. * BOOTP options
  87. */
  88. #define CONFIG_BOOTP_BOOTFILESIZE
  89. #define CONFIG_BOOTP_BOOTPATH
  90. #define CONFIG_BOOTP_GATEWAY
  91. #define CONFIG_BOOTP_HOSTNAME
  92. /*
  93. * Command line configuration.
  94. */
  95. #include <config_cmd_default.h>
  96. #define CONFIG_CMD_ASKENV
  97. #define CONFIG_CMD_DATE
  98. #define CONFIG_CMD_DHCP
  99. #define CONFIG_CMD_ECHO
  100. #define CONFIG_CMD_EEPROM
  101. #define CONFIG_CMD_EXT2
  102. #define CONFIG_CMD_FAT
  103. #define CONFIG_CMD_I2C
  104. #define CONFIG_CMD_IDE
  105. #define CONFIG_CMD_JFFS2
  106. #define CONFIG_CMD_MII
  107. #define CONFIG_CMD_NFS
  108. #define CONFIG_CMD_PING
  109. #define CONFIG_CMD_REGINFO
  110. #define CONFIG_CMD_SNTP
  111. #define CONFIG_CMD_BSP
  112. #define CONFIG_CMD_USB
  113. #ifdef CONFIG_VIDEO
  114. #define CONFIG_CMD_BMP
  115. #endif
  116. #ifdef CONFIG_POST
  117. #define CONFIG_CMD_DIAG
  118. #endif
  119. #define CONFIG_TIMESTAMP /* display image timestamps */
  120. #if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
  121. # define CONFIG_SYS_LOWBOOT 1
  122. #endif
  123. /*
  124. * Autobooting
  125. */
  126. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  127. #define CONFIG_PREBOOT "echo;" \
  128. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  129. "echo"
  130. #undef CONFIG_BOOTARGS
  131. #if defined(CONFIG_TQM5200_B)
  132. #define CONFIG_EXTRA_ENV_SETTINGS \
  133. "netdev=eth0\0" \
  134. "rootpath=/opt/eldk/ppc_6xx\0" \
  135. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  136. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  137. "nfsroot=${serverip}:${rootpath}\0" \
  138. "addip=setenv bootargs ${bootargs} " \
  139. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  140. ":${hostname}:${netdev}:off panic=1\0" \
  141. "flash_self=run ramargs addip;" \
  142. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  143. "flash_nfs=run nfsargs addip;" \
  144. "bootm ${kernel_addr}\0" \
  145. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  146. "bootfile=/tftpboot/tqm5200/uImage\0" \
  147. "load=tftp 200000 ${u-boot}\0" \
  148. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  149. "update=protect off FC000000 FC07FFFF;" \
  150. "erase FC000000 FC07FFFF;" \
  151. "cp.b 200000 FC000000 ${filesize};" \
  152. "protect on FC000000 FC07FFFF\0" \
  153. ""
  154. #else
  155. #define CONFIG_EXTRA_ENV_SETTINGS \
  156. "netdev=eth0\0" \
  157. "rootpath=/opt/eldk/ppc_6xx\0" \
  158. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  159. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  160. "nfsroot=${serverip}:${rootpath}\0" \
  161. "addip=setenv bootargs ${bootargs} " \
  162. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  163. ":${hostname}:${netdev}:off panic=1\0" \
  164. "flash_self=run ramargs addip;" \
  165. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  166. "flash_nfs=run nfsargs addip;" \
  167. "bootm ${kernel_addr}\0" \
  168. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  169. "bootfile=/tftpboot/tqm5200/uImage\0" \
  170. "load=tftp 200000 $(u-boot)\0" \
  171. "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
  172. "update=protect off FC000000 FC05FFFF;" \
  173. "erase FC000000 FC05FFFF;" \
  174. "cp.b 200000 FC000000 ${filesize};" \
  175. "protect on FC000000 FC05FFFF\0" \
  176. ""
  177. #endif /* CONFIG_TQM5200_B */
  178. #define CONFIG_BOOTCOMMAND "run net_nfs"
  179. /*
  180. * IPB Bus clocking configuration.
  181. */
  182. #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  183. #if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
  184. /*
  185. * PCI Bus clocking configuration
  186. *
  187. * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
  188. * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
  189. * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
  190. */
  191. #define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
  192. #endif
  193. /*
  194. * I2C configuration
  195. */
  196. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  197. #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
  198. /*
  199. * I2C clock frequency
  200. *
  201. * Please notice, that the resulting clock frequency could differ from the
  202. * configured value. This is because the I2C clock is derived from system
  203. * clock over a frequency divider with only a few divider values. U-boot
  204. * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
  205. * approximation allways lies below the configured value, never above.
  206. */
  207. #define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
  208. #define CONFIG_SYS_I2C_SLAVE 0x7F
  209. /*
  210. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
  211. * also). For other EEPROMs configuration should be verified. On Mini-FAP the
  212. * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
  213. * same configuration could be used.
  214. */
  215. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  216. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  217. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  218. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
  219. /* List of I2C addresses to be verified by POST */
  220. #undef CONFIG_SYS_POST_I2C_ADDRS
  221. #define CONFIG_SYS_POST_I2C_ADDRS {CONFIG_SYS_I2C_EEPROM_ADDR, \
  222. CONFIG_SYS_I2C_RTC_ADDR, \
  223. CONFIG_SYS_I2C_SLAVE}
  224. /*
  225. * Flash configuration
  226. */
  227. #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
  228. /* use CFI flash driver */
  229. #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
  230. #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  231. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
  232. #define CONFIG_SYS_FLASH_EMPTY_INFO
  233. #define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
  234. #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
  235. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
  236. #if !defined(CONFIG_SYS_LOWBOOT)
  237. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
  238. #else /* CONFIG_SYS_LOWBOOT */
  239. #if defined(CONFIG_TQM5200_B)
  240. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00080000)
  241. #else
  242. #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
  243. #endif /* CONFIG_TQM5200_B */
  244. #endif /* CONFIG_SYS_LOWBOOT */
  245. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
  246. (= chip selects) */
  247. /* Dynamic MTD partition support */
  248. #define CONFIG_CMD_MTDPARTS
  249. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  250. #define CONFIG_FLASH_CFI_MTD
  251. #define MTDIDS_DEFAULT "nor0=TQM5200-0"
  252. #if defined(CONFIG_TQM5200_B)
  253. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
  254. "1280k(kernel)," \
  255. "2m(initrd)," \
  256. "4m(small-fs)," \
  257. "16m(big-fs)," \
  258. "8m(misc)"
  259. #else
  260. #define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
  261. "1408k(kernel)," \
  262. "2m(initrd)," \
  263. "4m(small-fs)," \
  264. "16m(big-fs)," \
  265. "8m(misc)"
  266. #endif /* CONFIG_TQM5200_B */
  267. /*
  268. * Environment settings
  269. */
  270. #define CONFIG_ENV_IS_IN_FLASH 1
  271. #define CONFIG_ENV_SIZE 0x10000
  272. #if defined(CONFIG_TQM5200_B)
  273. #define CONFIG_ENV_SECT_SIZE 0x40000
  274. #else
  275. #define CONFIG_ENV_SECT_SIZE 0x20000
  276. #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
  277. #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
  278. #endif /* CONFIG_TQM5200_B */
  279. /*
  280. * Memory map
  281. */
  282. #define CONFIG_SYS_MBAR 0xF0000000
  283. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  284. #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
  285. /* Use ON-Chip SRAM until RAM will be available */
  286. #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
  287. #ifdef CONFIG_POST
  288. /* preserve space for the post_word at end of on-chip SRAM */
  289. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
  290. #else
  291. #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
  292. #endif
  293. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  294. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  295. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  296. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  297. # define CONFIG_SYS_RAMBOOT 1
  298. #endif
  299. #if defined(CONFIG_TQM5200_B)
  300. #define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
  301. #else
  302. #define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
  303. #endif /* CONFIG_TQM5200_B */
  304. #define CONFIG_SYS_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
  305. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  306. /*
  307. * Ethernet configuration
  308. */
  309. #define CONFIG_MPC5xxx_FEC 1
  310. #define CONFIG_MPC5xxx_FEC_MII100
  311. /*
  312. * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
  313. */
  314. /* #define CONFIG_MPC5xxx_FEC_MII10 */
  315. #define CONFIG_PHY_ADDR 0x00
  316. /*
  317. * GPIO configuration
  318. *
  319. * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
  320. * Bit 0 (mask: 0x80000000): 1
  321. * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
  322. * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
  323. * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
  324. * Use for REV200 STK52XX boards. Do not use with REV100 modules
  325. * (because, there I2C1 is used as I2C bus)
  326. * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
  327. * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
  328. * 000 -> All PSC2 pins are GIOPs
  329. * 001 -> CAN1/2 on PSC2 pins
  330. * Use for REV100 STK52xx boards
  331. * use PSC3: Bits 20:23 (mask: 0x00000300):
  332. * 0001 -> USB2
  333. * 0000 -> GPIO
  334. * use PSC6:
  335. * on STK52xx:
  336. * use as UART. Pins PSC6_0 to PSC6_3 are used.
  337. * Bits 9:11 (mask: 0x00700000):
  338. * 101 -> PSC6 : Extended POST test is not available
  339. * on MINI-FAP and TQM5200_IB:
  340. * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
  341. * 000 -> PSC6 could not be used as UART, CODEC or IrDA
  342. * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
  343. * tests.
  344. */
  345. #define CONFIG_SYS_GPS_PORT_CONFIG 0x81500114
  346. /*
  347. * RTC configuration
  348. */
  349. #define CONFIG_RTC_M41T11 1
  350. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  351. #define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
  352. year */
  353. /*
  354. * Miscellaneous configurable options
  355. */
  356. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  357. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  358. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  359. #if defined(CONFIG_CMD_KGDB)
  360. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  361. #else
  362. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  363. #endif
  364. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  365. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  366. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  367. #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  368. #if defined(CONFIG_CMD_KGDB)
  369. # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  370. #endif
  371. /* Enable an alternate, more extensive memory test */
  372. #define CONFIG_SYS_ALT_MEMTEST
  373. #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
  374. #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  375. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  376. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  377. /*
  378. * Enable loopw command.
  379. */
  380. #define CONFIG_LOOPW
  381. /*
  382. * Various low-level settings
  383. */
  384. #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
  385. #define CONFIG_SYS_HID0_FINAL HID0_ICE
  386. #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
  387. #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
  388. #ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
  389. #define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
  390. #else
  391. #define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
  392. #endif
  393. #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
  394. #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
  395. #define CONFIG_LAST_STAGE_INIT
  396. /*
  397. * SRAM - Do not map below 2 GB in address space, because this area is used
  398. * for SDRAM autosizing.
  399. */
  400. #define CONFIG_SYS_CS2_START 0xE5000000
  401. #define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
  402. #define CONFIG_SYS_CS2_CFG 0x0004D930
  403. /*
  404. * Grafic controller - Do not map below 2 GB in address space, because this
  405. * area is used for SDRAM autosizing.
  406. */
  407. #define SM501_FB_BASE 0xE0000000
  408. #define CONFIG_SYS_CS1_START (SM501_FB_BASE)
  409. #define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
  410. #define CONFIG_SYS_CS1_CFG 0x8F48FF70
  411. #define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
  412. #define CONFIG_SYS_CS_BURST 0x00000000
  413. #define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
  414. #define CONFIG_SYS_RESET_ADDRESS 0xff000000
  415. /*-----------------------------------------------------------------------
  416. * USB stuff
  417. *-----------------------------------------------------------------------
  418. */
  419. #define CONFIG_USB_CLOCK 0x0001BBBB
  420. #define CONFIG_USB_CONFIG 0x00001000
  421. /*-----------------------------------------------------------------------
  422. * IDE/ATA stuff Supports IDE harddisk
  423. *-----------------------------------------------------------------------
  424. */
  425. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  426. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  427. #undef CONFIG_IDE_LED /* LED for ide not supported */
  428. #define CONFIG_IDE_RESET /* reset for ide supported */
  429. #define CONFIG_IDE_PREINIT
  430. #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
  431. #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  432. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  433. #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
  434. /* Offset for data I/O */
  435. #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
  436. /* Offset for normal register accesses */
  437. #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
  438. /* Offset for alternate registers */
  439. #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
  440. /* Interval between registers */
  441. #define CONFIG_SYS_ATA_STRIDE 4
  442. #endif /* __CONFIG_H */