uc100.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1
  33. #define CONFIG_MPC860T 1
  34. #define CONFIG_MPC862 1 /* enable 862 since the */
  35. #define CONFIG_MPC857 1 /* 857 is a variant of the 862 */
  36. #define CONFIG_UC100 1 /* ...on a UC100 module */
  37. #define MPC8XX_FACT 4 /* Multiply by 4 */
  38. #define MPC8XX_XIN 25000000 /* 25.0 MHz in */
  39. #define CONFIG_8xx_GCLK_FREQ (MPC8XX_FACT * MPC8XX_XIN)
  40. /* define if cant' use get_gclk_freq */
  41. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #undef CONFIG_8xx_CONS_NONE
  44. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  45. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  46. #define CONFIG_BOOTCOUNT_LIMIT
  47. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  48. #define CONFIG_BOARD_TYPES 1 /* support board types */
  49. #define CONFIG_PREBOOT "echo;" \
  50. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  51. "echo"
  52. #undef CONFIG_BOOTARGS
  53. #define CONFIG_EXTRA_ENV_SETTINGS \
  54. "netdev=eth0\0" \
  55. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  56. "nfsroot=$(serverip):$(rootpath)\0" \
  57. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  58. "addip=setenv bootargs $(bootargs) " \
  59. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
  60. ":$(hostname):$(netdev):off panic=1\0" \
  61. "addtty=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)\0"\
  62. "flash_nfs=run nfsargs addip addtty;" \
  63. "bootm $(kernel_addr)\0" \
  64. "flash_self=run ramargs addip addtty;" \
  65. "bootm $(kernel_addr) $(ramdisk_addr)\0" \
  66. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip addtty;" \
  67. "bootm\0" \
  68. "rootpath=/opt/eldk/ppc_8xx\0" \
  69. "bootfile=/tftpboot/uc100/uImage\0" \
  70. "kernel_addr=40000000\0" \
  71. "ramdisk_addr=40100000\0" \
  72. "load=tftp 100000 /tftpboot/uc100/u-boot.bin\0" \
  73. "update=protect off 40700000 4073ffff;era 40700000 4073ffff;" \
  74. "cp.b 100000 40700000 $(filesize);" \
  75. "setenv filesize;saveenv\0" \
  76. ""
  77. #define CONFIG_BOOTCOMMAND "run flash_self"
  78. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  79. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  80. #undef CONFIG_WATCHDOG /* watchdog disabled */
  81. #undef CONFIG_STATUS_LED /* no status-led */
  82. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  83. #define CONFIG_MAC_PARTITION
  84. #define CONFIG_DOS_PARTITION
  85. #undef CONFIG_RTC_MPC8xx
  86. #define CFG_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
  87. #define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
  88. /*
  89. * Power On Self Test support
  90. */
  91. #define CONFIG_POST ( CFG_POST_CACHE | \
  92. CFG_POST_MEMORY | \
  93. CFG_POST_CPU | \
  94. CFG_POST_UART | \
  95. CFG_POST_SPR )
  96. #undef CONFIG_POST
  97. #ifdef CONFIG_POST
  98. #define CFG_CMD_POST_DIAG CFG_CMD_DIAG
  99. #else
  100. #define CFG_CMD_POST_DIAG 0
  101. #endif
  102. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  103. CFG_CMD_ASKENV | \
  104. CFG_CMD_DHCP | \
  105. CFG_CMD_ELF | \
  106. CFG_CMD_IDE | \
  107. CFG_CMD_FAT | \
  108. CFG_CMD_MII | \
  109. CFG_CMD_PING | \
  110. CFG_CMD_I2C | \
  111. CFG_CMD_EEPROM | \
  112. CFG_CMD_DATE | \
  113. CFG_CMD_POST_DIAG )
  114. #define CONFIG_NETCONSOLE
  115. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  116. #include <cmd_confdefs.h>
  117. /*
  118. * Miscellaneous configurable options
  119. */
  120. #define CFG_LONGHELP /* undef to save memory */
  121. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  122. #if 0
  123. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  124. #endif
  125. #ifdef CFG_HUSH_PARSER
  126. #define CFG_PROMPT_HUSH_PS2 "> "
  127. #endif
  128. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  129. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  130. #else
  131. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  132. #endif
  133. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  134. #define CFG_MAXARGS 16 /* max number of command args */
  135. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  136. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  137. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  138. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  139. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  140. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  141. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  142. /*
  143. * Low Level Configuration Settings
  144. * (address mappings, register initial values, etc.)
  145. * You should know what you are doing if you make changes here.
  146. */
  147. /*-----------------------------------------------------------------------
  148. * Internal Memory Mapped Register
  149. */
  150. #define CFG_IMMR 0xF0000000
  151. /*-----------------------------------------------------------------------
  152. * Definitions for initial stack pointer and data area (in DPRAM)
  153. */
  154. #define CFG_INIT_RAM_ADDR CFG_IMMR
  155. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  156. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  157. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  158. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  159. /*-----------------------------------------------------------------------
  160. * Start addresses for the final memory configuration
  161. * (Set up by the startup code)
  162. * Please note that CFG_SDRAM_BASE _must_ start at 0
  163. */
  164. #define CFG_SDRAM_BASE 0x00000000
  165. #define CFG_FLASH_BASE 0x40000000
  166. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  167. #define CFG_MONITOR_BASE (CFG_FLASH_BASE+0x00700000) /* resetvec fff00100*/
  168. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  169. /*-----------------------------------------------------------------------
  170. * Address accessed to reset the board - must not be mapped/assigned
  171. */
  172. #define CFG_RESET_ADDRESS 0x90000000
  173. /*
  174. * For booting Linux, the board info and command line data
  175. * have to be in the first 8 MB of memory, since this is
  176. * the maximum mapped by the Linux kernel during initialization.
  177. */
  178. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  179. /*-----------------------------------------------------------------------
  180. * FLASH organization
  181. */
  182. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  183. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  184. #define CFG_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
  185. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  186. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  187. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  188. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  189. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  190. #define CFG_ENV_IS_IN_FLASH 1
  191. #define CFG_ENV_ADDR (CFG_MONITOR_BASE+CFG_MONITOR_LEN)
  192. #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
  193. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  194. /* Address and size of Redundant Environment Sector */
  195. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR+CFG_ENV_SECT_SIZE)
  196. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  197. /*-----------------------------------------------------------------------
  198. * Cache Configuration
  199. */
  200. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  201. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  202. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  203. #endif
  204. /*-----------------------------------------------------------------------
  205. * SYPCR - System Protection Control 11-9
  206. * SYPCR can only be written once after reset!
  207. *-----------------------------------------------------------------------
  208. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  209. */
  210. #if defined(CONFIG_WATCHDOG)
  211. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  212. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  213. #else
  214. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  215. #endif
  216. /*-----------------------------------------------------------------------
  217. * SIUMCR - SIU Module Configuration 11-6
  218. *-----------------------------------------------------------------------
  219. * PCMCIA config., multi-function pin tri-state
  220. */
  221. #define CFG_SIUMCR (SIUMCR_FRC | SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  222. /*-----------------------------------------------------------------------
  223. * TBSCR - Time Base Status and Control 11-26
  224. *-----------------------------------------------------------------------
  225. * Clear Reference Interrupt Status, Timebase freezing enabled
  226. */
  227. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  228. /*-----------------------------------------------------------------------
  229. * RTCSC - Real-Time Clock Status and Control Register 11-27
  230. *-----------------------------------------------------------------------
  231. */
  232. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  233. /*-----------------------------------------------------------------------
  234. * PISCR - Periodic Interrupt Status and Control 11-31
  235. *-----------------------------------------------------------------------
  236. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  237. */
  238. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  239. /*-----------------------------------------------------------------------
  240. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  241. *-----------------------------------------------------------------------
  242. * Reset PLL lock status sticky bit, timer expired status bit and timer
  243. * interrupt status bit
  244. */
  245. #define CFG_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
  246. PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  247. /*-----------------------------------------------------------------------
  248. * SCCR - System Clock and reset Control Register 15-27
  249. *-----------------------------------------------------------------------
  250. * Set clock output, timebase and RTC source and divider,
  251. * power management and some other internal clocks
  252. */
  253. #define SCCR_MASK 0x00000000
  254. #define CFG_SCCR (SCCR_EBDF11)
  255. /*-----------------------------------------------------------------------
  256. * PCMCIA stuff
  257. *-----------------------------------------------------------------------
  258. *
  259. */
  260. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  261. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  262. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  263. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  264. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  265. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  266. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  267. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  268. /*-----------------------------------------------------------------------
  269. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  270. *-----------------------------------------------------------------------
  271. */
  272. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  273. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  274. #undef CONFIG_IDE_LED /* LED for ide not supported */
  275. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  276. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  277. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  278. #define CFG_ATA_IDE0_OFFSET 0x0000
  279. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  280. /* Offset for data I/O */
  281. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  282. /* Offset for normal register accesses */
  283. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  284. /* Offset for alternate registers */
  285. #define CFG_ATA_ALT_OFFSET 0x0100
  286. /*-----------------------------------------------------------------------
  287. *
  288. *-----------------------------------------------------------------------
  289. *
  290. */
  291. #define CFG_DER 0
  292. /*
  293. * Init Memory Controller:
  294. *
  295. * BR0/1 and OR0/1 (FLASH)
  296. */
  297. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  298. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  299. /* used to re-map FLASH both when starting from SRAM or FLASH:
  300. * restrict access enough to keep SRAM working (if any)
  301. * but not too much to meddle with FLASH accesses
  302. */
  303. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  304. #define CFG_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
  305. /*
  306. * FLASH timing:
  307. */
  308. #define CFG_OR_TIMING_FLASH (0x00000d24)
  309. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  310. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  311. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  312. #define CFG_BR1_PRELIM 0x00000081 /* Chip select for SDRAM (32 Bit, UPMA) */
  313. #define CFG_OR1_PRELIM 0xfc000a00
  314. #define CFG_BR2_PRELIM 0x80000001 /* Chip select for SRAM (32 Bit, GPCM) */
  315. #define CFG_OR2_PRELIM 0xfff00d24
  316. #define CFG_BR3_PRELIM 0x80600401 /* Chip select for Display (8 Bit, GPCM) */
  317. #define CFG_OR3_PRELIM 0xffff8f44
  318. #define CFG_BR4_PRELIM 0xc05108c1 /* Chip select for Interbus MPM (16 Bit, UPMB) */
  319. #define CFG_OR4_PRELIM 0xffff0300
  320. #define CFG_BR5_PRELIM 0xc0500401 /* Chip select for Interbus Status (8 Bit, GPCM) */
  321. #define CFG_OR5_PRELIM 0xffff8db0
  322. /*
  323. * Memory Periodic Timer Prescaler
  324. *
  325. * The Divider for PTA (refresh timer) configuration is based on an
  326. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  327. * the number of chip selects (NCS) and the actually needed refresh
  328. * rate is done by setting MPTPR.
  329. *
  330. * PTA is calculated from
  331. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  332. *
  333. * gclk CPU clock (not bus clock!)
  334. * Trefresh Refresh cycle * 4 (four word bursts used)
  335. *
  336. * 4096 Rows from SDRAM example configuration
  337. * 1000 factor s -> ms
  338. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  339. * 4 Number of refresh cycles per period
  340. * 64 Refresh cycle in ms per number of rows
  341. * --------------------------------------------
  342. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  343. *
  344. * 50 MHz => 50.000.000 / Divider = 98
  345. * 66 Mhz => 66.000.000 / Divider = 129
  346. * 80 Mhz => 80.000.000 / Divider = 156
  347. * 100 Mhz => 100.000.000 / Divider = 195
  348. */
  349. #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  350. #define CFG_MAMR_PTA 98
  351. /*
  352. * For 16 MBit, refresh rates could be 31.3 us
  353. * (= 64 ms / 2K = 125 / quad bursts).
  354. * For a simpler initialization, 15.6 us is used instead.
  355. *
  356. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  357. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  358. */
  359. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  360. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  361. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  362. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  363. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  364. /*
  365. * MAMR settings for SDRAM
  366. */
  367. /* 8 column SDRAM */
  368. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  369. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  370. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  371. /* 9 column SDRAM */
  372. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  373. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  374. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  375. #define CFG_MAMR_VAL 0x30904114 /* for SDRAM */
  376. #define CFG_MBMR_VAL 0xff001111 /* for Interbus-MPM */
  377. /*-----------------------------------------------------------------------
  378. * I2C stuff
  379. */
  380. /* enable I2C and select the hardware/software driver */
  381. #undef CONFIG_HARD_I2C /* I2C with hardware support */
  382. #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
  383. #define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
  384. #define CFG_I2C_SLAVE 0xFE
  385. #ifdef CONFIG_SOFT_I2C
  386. /*
  387. * Software (bit-bang) I2C driver configuration
  388. */
  389. #define PB_SCL 0x00000020 /* PB 26 */
  390. #define PB_SDA 0x00000010 /* PB 27 */
  391. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  392. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  393. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  394. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  395. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  396. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  397. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  398. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  399. #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
  400. #endif /* CONFIG_SOFT_I2C */
  401. /*-----------------------------------------------------------------------
  402. * I2C EEPROM (24C164)
  403. */
  404. #define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
  405. #define CFG_I2C_EEPROM_ADDR_LEN 1
  406. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
  407. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  408. /*
  409. * Internal Definitions
  410. *
  411. * Boot Flags
  412. */
  413. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  414. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  415. #define CONFIG_FEC_ENET 1 /* use FEC ethernet */
  416. #define FEC_ENET
  417. #define CONFIG_MII
  418. #define CFG_DISCOVER_PHY 1
  419. #endif /* __CONFIG_H */