mcftimer.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * mcftimer.h -- ColdFire internal TIMER support defines.
  3. *
  4. * Based on mcftimer.h of uCLinux distribution:
  5. * (C) Copyright 1999-2002, Greg Ungerer (gerg@snapgear.com)
  6. * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /****************************************************************************/
  27. #ifndef mcftimer_h
  28. #define mcftimer_h
  29. /****************************************************************************/
  30. #include <linux/config.h>
  31. /*
  32. * Get address specific defines for this ColdFire member.
  33. */
  34. #if defined(CONFIG_M5204) || defined(CONFIG_M5206) || defined(CONFIG_M5206e)
  35. #define MCFTIMER_BASE1 0x100 /* Base address of TIMER1 */
  36. #define MCFTIMER_BASE2 0x120 /* Base address of TIMER2 */
  37. #elif defined(CONFIG_M5272)
  38. #define MCFTIMER_BASE1 0x200 /* Base address of TIMER1 */
  39. #define MCFTIMER_BASE2 0x220 /* Base address of TIMER2 */
  40. #define MCFTIMER_BASE3 0x240 /* Base address of TIMER4 */
  41. #define MCFTIMER_BASE4 0x260 /* Base address of TIMER3 */
  42. #elif defined(CONFIG_M5249) || defined(CONFIG_M5307) || defined(CONFIG_M5407)
  43. #define MCFTIMER_BASE1 0x140 /* Base address of TIMER1 */
  44. #define MCFTIMER_BASE2 0x180 /* Base address of TIMER2 */
  45. #elif defined(CONFIG_M5282)
  46. #define MCFTIMER_BASE1 0x150000 /* Base address of TIMER1 */
  47. #define MCFTIMER_BASE2 0x160000 /* Base address of TIMER2 */
  48. #define MCFTIMER_BASE3 0x170000 /* Base address of TIMER4 */
  49. #define MCFTIMER_BASE4 0x180000 /* Base address of TIMER3 */
  50. #endif
  51. /*
  52. * Define the TIMER register set addresses.
  53. */
  54. #define MCFTIMER_TMR 0x00 /* Timer Mode reg (r/w) */
  55. #define MCFTIMER_TRR 0x02 /* Timer Reference (r/w) */
  56. #define MCFTIMER_TCR 0x04 /* Timer Capture reg (r/w) */
  57. #define MCFTIMER_TCN 0x06 /* Timer Counter reg (r/w) */
  58. #define MCFTIMER_TER 0x11 /* Timer Event reg (r/w) */
  59. /*
  60. * Define the TIMER register set addresses for 5282.
  61. */
  62. #define MCFTIMER_PCSR 0
  63. #define MCFTIMER_PMR 1
  64. #define MCFTIMER_PCNTR 2
  65. /*
  66. * Bit definitions for the Timer Mode Register (TMR).
  67. * Register bit flags are common accross ColdFires.
  68. */
  69. #define MCFTIMER_TMR_PREMASK 0xff00 /* Prescalar mask */
  70. #define MCFTIMER_TMR_DISCE 0x0000 /* Disable capture */
  71. #define MCFTIMER_TMR_ANYCE 0x00c0 /* Capture any edge */
  72. #define MCFTIMER_TMR_FALLCE 0x0080 /* Capture fallingedge */
  73. #define MCFTIMER_TMR_RISECE 0x0040 /* Capture rising edge */
  74. #define MCFTIMER_TMR_ENOM 0x0020 /* Enable output toggle */
  75. #define MCFTIMER_TMR_DISOM 0x0000 /* Do single output pulse */
  76. #define MCFTIMER_TMR_ENORI 0x0010 /* Enable ref interrupt */
  77. #define MCFTIMER_TMR_DISORI 0x0000 /* Disable ref interrupt */
  78. #define MCFTIMER_TMR_RESTART 0x0008 /* Restart counter */
  79. #define MCFTIMER_TMR_FREERUN 0x0000 /* Free running counter */
  80. #define MCFTIMER_TMR_CLKTIN 0x0006 /* Input clock is TIN */
  81. #define MCFTIMER_TMR_CLK16 0x0004 /* Input clock is /16 */
  82. #define MCFTIMER_TMR_CLK1 0x0002 /* Input clock is /1 */
  83. #define MCFTIMER_TMR_CLKSTOP 0x0000 /* Stop counter */
  84. #define MCFTIMER_TMR_ENABLE 0x0001 /* Enable timer */
  85. #define MCFTIMER_TMR_DISABLE 0x0000 /* Disable timer */
  86. /*
  87. * Bit definitions for the Timer Event Registers (TER).
  88. */
  89. #define MCFTIMER_TER_CAP 0x01 /* Capture event */
  90. #define MCFTIMER_TER_REF 0x02 /* Refernece event */
  91. /*
  92. * Bit definitions for the 5282 PIT Control and Status Register (PCSR).
  93. */
  94. #define MCFTIMER_PCSR_EN 0x0001
  95. #define MCFTIMER_PCSR_RLD 0x0002
  96. #define MCFTIMER_PCSR_PIF 0x0004
  97. #define MCFTIMER_PCSR_PIE 0x0008
  98. #define MCFTIMER_PCSR_OVW 0x0010
  99. #define MCFTIMER_PCSR_HALTED 0x0020
  100. #define MCFTIMER_PCSR_DOZE 0x0040
  101. /****************************************************************************/
  102. #endif /* mcftimer_h */