delta.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266
  1. /*
  2. * Configuation settings for the Delta board.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __CONFIG_H
  23. #define __CONFIG_H
  24. /*
  25. * High Level Configuration Options
  26. * (easy to change)
  27. */
  28. #define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
  29. #define CONFIG_DELTA 1 /* Delta board */
  30. /* #define CONFIG_LCD 1 */
  31. #ifdef CONFIG_LCD
  32. #define CONFIG_SHARP_LM8V31
  33. #endif
  34. /* #define CONFIG_MMC 1 */
  35. #define BOARD_LATE_INIT 1
  36. #undef CONFIG_SKIP_RELOCATE_UBOOT
  37. #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
  38. /*
  39. * Size of malloc() pool
  40. */
  41. #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 128*1024)
  42. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  43. /*
  44. * Hardware drivers
  45. */
  46. #undef TURN_ON_ETHERNET
  47. #ifdef TURN_ON_ETHERNET
  48. # define CONFIG_DRIVER_SMC91111 1
  49. # define CONFIG_SMC91111_BASE 0x14000300
  50. # define CONFIG_SMC91111_EXT_PHY
  51. # define CONFIG_SMC_USE_32_BIT
  52. # undef CONFIG_SMC_USE_IOFUNCS /* just for use with the kernel */
  53. #endif
  54. /*
  55. * select serial console configuration
  56. */
  57. #define CONFIG_FFUART 1
  58. /* allow to overwrite serial and ethaddr */
  59. #define CONFIG_ENV_OVERWRITE
  60. #define CONFIG_BAUDRATE 115200
  61. /* #define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_MMC | CFG_CMD_FAT) */
  62. #ifdef TURN_ON_ETHERNET
  63. # define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PING)
  64. #else
  65. # define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_NAND) \
  66. & ~(CFG_CMD_NET | CFG_CMD_FLASH | \
  67. CFG_CMD_ENV | CFG_CMD_IMLS))
  68. #endif
  69. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  70. #include <cmd_confdefs.h>
  71. #define CONFIG_BOOTDELAY -1
  72. #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
  73. #define CONFIG_NETMASK 255.255.0.0
  74. #define CONFIG_IPADDR 192.168.0.21
  75. #define CONFIG_SERVERIP 192.168.0.250
  76. #define CONFIG_BOOTCOMMAND "bootm 80000"
  77. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
  78. #define CONFIG_CMDLINE_TAG
  79. #define CONFIG_TIMESTAMP
  80. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  81. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  82. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  83. #endif
  84. /*
  85. * Miscellaneous configurable options
  86. */
  87. #define CFG_HUSH_PARSER 1
  88. #define CFG_PROMPT_HUSH_PS2 "> "
  89. #define CFG_LONGHELP /* undef to save memory */
  90. #ifdef CFG_HUSH_PARSER
  91. #define CFG_PROMPT "$ " /* Monitor Command Prompt */
  92. #else
  93. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  94. #endif
  95. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  96. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  97. #define CFG_MAXARGS 16 /* max number of command args */
  98. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  99. #define CFG_DEVICE_NULLDEV 1
  100. #define CFG_MEMTEST_START 0xa0400000 /* memtest works on */
  101. #define CFG_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
  102. #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
  103. #define CFG_LOAD_ADDR (CFG_DRAM_BASE + 0x8000) /* default load address */
  104. #define CFG_HZ 3686400 /* incrementer freq: 3.6864 MHz */
  105. #define CFG_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
  106. /* valid baudrates */
  107. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  108. /* #define CFG_MMC_BASE 0xF0000000 */
  109. /*
  110. * Stack sizes
  111. *
  112. * The stack sizes are set up in start.S using the settings below
  113. */
  114. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  115. #ifdef CONFIG_USE_IRQ
  116. #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
  117. #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
  118. #endif
  119. /*
  120. * Physical Memory Map
  121. */
  122. #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
  123. #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
  124. #define PHYS_SDRAM_1_SIZE 0x1000000 /* 64 MB */
  125. #define PHYS_SDRAM_2 0xa1000000 /* SDRAM Bank #2 */
  126. #define PHYS_SDRAM_2_SIZE 0x1000000 /* 64 MB */
  127. #define PHYS_SDRAM_3 0xa2000000 /* SDRAM Bank #3 */
  128. #define PHYS_SDRAM_3_SIZE 0x1000000 /* 64 MB */
  129. #define PHYS_SDRAM_4 0xa3000000 /* SDRAM Bank #4 */
  130. #define PHYS_SDRAM_4_SIZE 0x1000000 /* 64 MB */
  131. #define CFG_DRAM_BASE 0xa0000000 /* at CS0 */
  132. #define CFG_DRAM_SIZE 0x04000000 /* 64 MB Ram */
  133. #define CFG_SKIP_DRAM_SCRUB 1
  134. /*
  135. * NAND Flash
  136. */
  137. /* Use the new NAND code. (BOARDLIBS = drivers/nand/libnand.a required) */
  138. #define CONFIG_NEW_NAND_CODE
  139. #define CFG_NAND0_BASE 0x43100040 /* 0x10000000 */
  140. #undef CFG_NAND1_BASE
  141. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE }
  142. #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
  143. #define SECTORSIZE 512
  144. /* #define NAND_NO_RB */
  145. #define NAND_DELAY_US 25 /* mk@tbd: could be 0, I guess */
  146. /* nand timeout values */
  147. #define CFG_NAND_PROG_ERASE_TO 300
  148. #define CFG_NAND_OTHER_TO 100
  149. #define CFG_NAND_SENDCMD_RETRY 3
  150. #define ADDR_COLUMN 1
  151. #define ADDR_PAGE 2
  152. #define ADDR_COLUMN_PAGE 3
  153. #define NAND_ChipID_UNKNOWN 0x00
  154. #define NAND_MAX_FLOORS 1
  155. #define NAND_MAX_CHIPS 1
  156. #define CFG_NO_FLASH 1
  157. #ifndef CGF_NO_FLASH
  158. /* these are required by the environment code */
  159. #define PHYS_FLASH_1 CFG_NAND0_BASE /* Flash Bank #1 */
  160. #define PHYS_FLASH_SIZE 0x04000000 /* 64 MB */
  161. #define PHYS_FLASH_BANK_SIZE 0x04000000 /* 64 MB Banks */
  162. #define PHYS_FLASH_SECT_SIZE (SECTORSIZE*1024) /* KB sectors (x2) */
  163. #endif
  164. /*
  165. * GPIO settings
  166. */
  167. #define CFG_GPSR0_VAL 0x00008000
  168. #define CFG_GPSR1_VAL 0x00FC0382
  169. #define CFG_GPSR2_VAL 0x0001FFFF
  170. #define CFG_GPCR0_VAL 0x00000000
  171. #define CFG_GPCR1_VAL 0x00000000
  172. #define CFG_GPCR2_VAL 0x00000000
  173. #define CFG_GPDR0_VAL 0x0060A800
  174. #define CFG_GPDR1_VAL 0x00FF0382
  175. #define CFG_GPDR2_VAL 0x0001C000
  176. #define CFG_GAFR0_L_VAL 0x98400000
  177. #define CFG_GAFR0_U_VAL 0x00002950
  178. #define CFG_GAFR1_L_VAL 0x000A9558
  179. #define CFG_GAFR1_U_VAL 0x0005AAAA
  180. #define CFG_GAFR2_L_VAL 0xA0000000
  181. #define CFG_GAFR2_U_VAL 0x00000002
  182. #define CFG_PSSR_VAL 0x20
  183. /*
  184. * Memory settings
  185. */
  186. #define CFG_MSC0_VAL 0x23F223F2
  187. #define CFG_MSC1_VAL 0x3FF1A441
  188. #define CFG_MSC2_VAL 0x7FF97FF1
  189. #define CFG_MDCNFG_VAL 0x00001AC9
  190. #define CFG_MDREFR_VAL 0x00018018
  191. #define CFG_MDMRS_VAL 0x00000000
  192. /*
  193. * PCMCIA and CF Interfaces
  194. */
  195. #define CFG_MECR_VAL 0x00000000
  196. #define CFG_MCMEM0_VAL 0x00010504
  197. #define CFG_MCMEM1_VAL 0x00010504
  198. #define CFG_MCATT0_VAL 0x00010504
  199. #define CFG_MCATT1_VAL 0x00010504
  200. #define CFG_MCIO0_VAL 0x00004715
  201. #define CFG_MCIO1_VAL 0x00004715
  202. #define _LED 0x08000010
  203. #define LED_BLANK 0x08000040
  204. /*
  205. * FLASH and environment organization
  206. */
  207. #ifndef CFG_NO_FLASH
  208. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  209. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  210. /* timeout values are in ticks */
  211. #define CFG_FLASH_ERASE_TOUT (25*CFG_HZ) /* Timeout for Flash Erase */
  212. #define CFG_FLASH_WRITE_TOUT (25*CFG_HZ) /* Timeout for Flash Write */
  213. /* NOTE: many default partitioning schemes assume the kernel starts at the
  214. * second sector, not an environment. You have been warned!
  215. */
  216. #define CFG_MONITOR_LEN PHYS_FLASH_SECT_SIZE
  217. #endif /* #ifndef CFG_NO_FLASH */
  218. #define CFG_ENV_IS_NOWHERE
  219. /* #define CFG_ENV_IS_IN_NAND 1 */
  220. #define CFG_ENV_OFFSET 0x40000
  221. #define CFG_ENV_SIZE 0x4000
  222. #endif /* __CONFIG_H */