mpc8349emds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590
  1. /*
  2. * (C) Copyright 2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. */
  24. #include <common.h>
  25. #include <ioports.h>
  26. #include <mpc83xx.h>
  27. #include <asm/mpc8349_pci.h>
  28. #include <i2c.h>
  29. #include <spd.h>
  30. #include <miiphy.h>
  31. #include <command.h>
  32. #if defined(CONFIG_SPD_EEPROM)
  33. #include <spd_sdram.h>
  34. #endif
  35. #if defined(CONFIG_OF_FLAT_TREE)
  36. #include <ft_build.h>
  37. #endif
  38. int fixed_sdram(void);
  39. void sdram_init(void);
  40. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83XX)
  41. void ddr_enable_ecc(unsigned int dram_size);
  42. #endif
  43. int board_early_init_f (void)
  44. {
  45. volatile u8* bcsr = (volatile u8*)CFG_BCSR;
  46. /* Enable flash write */
  47. bcsr[1] &= ~0x01;
  48. #ifdef CFG_USE_MPC834XSYS_USB_PHY
  49. /* Use USB PHY on SYS board */
  50. bcsr[5] |= 0x02;
  51. #endif
  52. return 0;
  53. }
  54. #define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
  55. long int initdram (int board_type)
  56. {
  57. volatile immap_t *im = (immap_t *)CFG_IMMRBAR;
  58. u32 msize = 0;
  59. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
  60. return -1;
  61. puts("Initializing\n");
  62. /* DDR SDRAM - Main SODIMM */
  63. im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR;
  64. #if defined(CONFIG_SPD_EEPROM)
  65. msize = spd_sdram();
  66. #else
  67. msize = fixed_sdram();
  68. #endif
  69. /*
  70. * Initialize SDRAM if it is on local bus.
  71. */
  72. sdram_init();
  73. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  74. /*
  75. * Initialize and enable DDR ECC.
  76. */
  77. ddr_enable_ecc(msize * 1024 * 1024);
  78. #endif
  79. puts(" DDR RAM: ");
  80. /* return total bus SDRAM size(bytes) -- DDR */
  81. return (msize * 1024 * 1024);
  82. }
  83. #if !defined(CONFIG_SPD_EEPROM)
  84. /*************************************************************************
  85. * fixed sdram init -- doesn't use serial presence detect.
  86. ************************************************************************/
  87. int fixed_sdram(void)
  88. {
  89. volatile immap_t *im = (immap_t *)CFG_IMMRBAR;
  90. u32 msize = 0;
  91. u32 ddr_size;
  92. u32 ddr_size_log2;
  93. msize = CFG_DDR_SIZE;
  94. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  95. (ddr_size > 1);
  96. ddr_size = ddr_size>>1, ddr_size_log2++) {
  97. if (ddr_size & 1) {
  98. return -1;
  99. }
  100. }
  101. im->sysconf.ddrlaw[0].bar = ((CFG_DDR_SDRAM_BASE>>12) & 0xfffff);
  102. im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  103. #if (CFG_DDR_SIZE != 256)
  104. #warning Currenly any ddr size other than 256 is not supported
  105. #endif
  106. im->ddr.csbnds[2].csbnds = 0x0000000f;
  107. im->ddr.cs_config[2] = CFG_DDR_CONFIG;
  108. /* currently we use only one CS, so disable the other banks */
  109. im->ddr.cs_config[0] = 0;
  110. im->ddr.cs_config[1] = 0;
  111. im->ddr.cs_config[3] = 0;
  112. im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1;
  113. im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;
  114. im->ddr.sdram_cfg =
  115. SDRAM_CFG_SREN
  116. #if defined(CONFIG_DDR_2T_TIMING)
  117. | SDRAM_CFG_2T_EN
  118. #endif
  119. | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
  120. #if defined (CONFIG_DDR_32BIT)
  121. /* for 32-bit mode burst length is 8 */
  122. im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
  123. #endif
  124. im->ddr.sdram_mode = CFG_DDR_MODE;
  125. im->ddr.sdram_interval = CFG_DDR_INTERVAL;
  126. udelay(200);
  127. /* enable DDR controller */
  128. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  129. return msize;
  130. }
  131. #endif/*!CFG_SPD_EEPROM*/
  132. int checkboard (void)
  133. {
  134. puts("Board: Freescale MPC8349EMDS\n");
  135. return 0;
  136. }
  137. /*
  138. * if MPC8349EMDS is soldered with SDRAM
  139. */
  140. #if defined(CFG_BR2_PRELIM) \
  141. && defined(CFG_OR2_PRELIM) \
  142. && defined(CFG_LBLAWBAR2_PRELIM) \
  143. && defined(CFG_LBLAWAR2_PRELIM)
  144. /*
  145. * Initialize SDRAM memory on the Local Bus.
  146. */
  147. void sdram_init(void)
  148. {
  149. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  150. volatile lbus83xx_t *lbc= &immap->lbus;
  151. uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
  152. puts("\n SDRAM on Local Bus: ");
  153. print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  154. /*
  155. * Setup SDRAM Base and Option Registers, already done in cpu_init.c
  156. */
  157. /* setup mtrpt, lsrt and lbcr for LB bus */
  158. lbc->lbcr = CFG_LBC_LBCR;
  159. lbc->mrtpr = CFG_LBC_MRTPR;
  160. lbc->lsrt = CFG_LBC_LSRT;
  161. asm("sync");
  162. /*
  163. * Configure the SDRAM controller Machine Mode Register.
  164. */
  165. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  166. lbc->lsdmr = CFG_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
  167. asm("sync");
  168. *sdram_addr = 0xff;
  169. udelay(100);
  170. lbc->lsdmr = CFG_LBC_LSDMR_2; /* 0x48636733; auto refresh */
  171. asm("sync");
  172. /*1 times*/
  173. *sdram_addr = 0xff;
  174. udelay(100);
  175. /*2 times*/
  176. *sdram_addr = 0xff;
  177. udelay(100);
  178. /*3 times*/
  179. *sdram_addr = 0xff;
  180. udelay(100);
  181. /*4 times*/
  182. *sdram_addr = 0xff;
  183. udelay(100);
  184. /*5 times*/
  185. *sdram_addr = 0xff;
  186. udelay(100);
  187. /*6 times*/
  188. *sdram_addr = 0xff;
  189. udelay(100);
  190. /*7 times*/
  191. *sdram_addr = 0xff;
  192. udelay(100);
  193. /*8 times*/
  194. *sdram_addr = 0xff;
  195. udelay(100);
  196. /* 0x58636733; mode register write operation */
  197. lbc->lsdmr = CFG_LBC_LSDMR_4;
  198. asm("sync");
  199. *sdram_addr = 0xff;
  200. udelay(100);
  201. lbc->lsdmr = CFG_LBC_LSDMR_5; /* 0x40636733; normal operation */
  202. asm("sync");
  203. *sdram_addr = 0xff;
  204. udelay(100);
  205. }
  206. #else
  207. void sdram_init(void)
  208. {
  209. put("SDRAM on Local Bus is NOT available!\n");
  210. }
  211. #endif
  212. #if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD)
  213. /*
  214. * ECC user commands
  215. */
  216. void ecc_print_status(void)
  217. {
  218. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  219. volatile ddr83xx_t *ddr = &immap->ddr;
  220. printf("\nECC mode: %s\n\n", (ddr->sdram_cfg & SDRAM_CFG_ECC_EN) ? "ON" : "OFF");
  221. /* Interrupts */
  222. printf("Memory Error Interrupt Enable:\n");
  223. printf(" Multiple-Bit Error Interrupt Enable: %d\n",
  224. (ddr->err_int_en & ECC_ERR_INT_EN_MBEE) ? 1 : 0);
  225. printf(" Single-Bit Error Interrupt Enable: %d\n",
  226. (ddr->err_int_en & ECC_ERR_INT_EN_SBEE) ? 1 : 0);
  227. printf(" Memory Select Error Interrupt Enable: %d\n\n",
  228. (ddr->err_int_en & ECC_ERR_INT_EN_MSEE) ? 1 : 0);
  229. /* Error disable */
  230. printf("Memory Error Disable:\n");
  231. printf(" Multiple-Bit Error Disable: %d\n",
  232. (ddr->err_disable & ECC_ERROR_DISABLE_MBED) ? 1 : 0);
  233. printf(" Sinle-Bit Error Disable: %d\n",
  234. (ddr->err_disable & ECC_ERROR_DISABLE_SBED) ? 1 : 0);
  235. printf(" Memory Select Error Disable: %d\n\n",
  236. (ddr->err_disable & ECC_ERROR_DISABLE_MSED) ? 1 : 0);
  237. /* Error injection */
  238. printf("Memory Data Path Error Injection Mask High/Low: %08lx %08lx\n",
  239. ddr->data_err_inject_hi, ddr->data_err_inject_lo);
  240. printf("Memory Data Path Error Injection Mask ECC:\n");
  241. printf(" ECC Mirror Byte: %d\n",
  242. (ddr->ecc_err_inject & ECC_ERR_INJECT_EMB) ? 1 : 0);
  243. printf(" ECC Injection Enable: %d\n",
  244. (ddr->ecc_err_inject & ECC_ERR_INJECT_EIEN) ? 1 : 0);
  245. printf(" ECC Error Injection Mask: 0x%02x\n\n",
  246. ddr->ecc_err_inject & ECC_ERR_INJECT_EEIM);
  247. /* SBE counter/threshold */
  248. printf("Memory Single-Bit Error Management (0..255):\n");
  249. printf(" Single-Bit Error Threshold: %d\n",
  250. (ddr->err_sbe & ECC_ERROR_MAN_SBET) >> ECC_ERROR_MAN_SBET_SHIFT);
  251. printf(" Single-Bit Error Counter: %d\n\n",
  252. (ddr->err_sbe & ECC_ERROR_MAN_SBEC) >> ECC_ERROR_MAN_SBEC_SHIFT);
  253. /* Error detect */
  254. printf("Memory Error Detect:\n");
  255. printf(" Multiple Memory Errors: %d\n",
  256. (ddr->err_detect & ECC_ERROR_DETECT_MME) ? 1 : 0);
  257. printf(" Multiple-Bit Error: %d\n",
  258. (ddr->err_detect & ECC_ERROR_DETECT_MBE) ? 1 : 0);
  259. printf(" Single-Bit Error: %d\n",
  260. (ddr->err_detect & ECC_ERROR_DETECT_SBE) ? 1 : 0);
  261. printf(" Memory Select Error: %d\n\n",
  262. (ddr->err_detect & ECC_ERROR_DETECT_MSE) ? 1 : 0);
  263. /* Capture data */
  264. printf("Memory Error Address Capture: 0x%08lx\n", ddr->capture_address);
  265. printf("Memory Data Path Read Capture High/Low: %08lx %08lx\n",
  266. ddr->capture_data_hi, ddr->capture_data_lo);
  267. printf("Memory Data Path Read Capture ECC: 0x%02x\n\n",
  268. ddr->capture_ecc & CAPTURE_ECC_ECE);
  269. printf("Memory Error Attributes Capture:\n");
  270. printf(" Data Beat Number: %d\n",
  271. (ddr->capture_attributes & ECC_CAPT_ATTR_BNUM) >> ECC_CAPT_ATTR_BNUM_SHIFT);
  272. printf(" Transaction Size: %d\n",
  273. (ddr->capture_attributes & ECC_CAPT_ATTR_TSIZ) >> ECC_CAPT_ATTR_TSIZ_SHIFT);
  274. printf(" Transaction Source: %d\n",
  275. (ddr->capture_attributes & ECC_CAPT_ATTR_TSRC) >> ECC_CAPT_ATTR_TSRC_SHIFT);
  276. printf(" Transaction Type: %d\n",
  277. (ddr->capture_attributes & ECC_CAPT_ATTR_TTYP) >> ECC_CAPT_ATTR_TTYP_SHIFT);
  278. printf(" Error Information Valid: %d\n\n",
  279. ddr->capture_attributes & ECC_CAPT_ATTR_VLD);
  280. }
  281. int do_ecc ( cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  282. {
  283. volatile immap_t *immap = (immap_t *)CFG_IMMRBAR;
  284. volatile ddr83xx_t *ddr = &immap->ddr;
  285. volatile u32 val;
  286. u64 *addr, count, val64;
  287. register u64 *i;
  288. if (argc > 4) {
  289. printf ("Usage:\n%s\n", cmdtp->usage);
  290. return 1;
  291. }
  292. if (argc == 2) {
  293. if (strcmp(argv[1], "status") == 0) {
  294. ecc_print_status();
  295. return 0;
  296. } else if (strcmp(argv[1], "captureclear") == 0) {
  297. ddr->capture_address = 0;
  298. ddr->capture_data_hi = 0;
  299. ddr->capture_data_lo = 0;
  300. ddr->capture_ecc = 0;
  301. ddr->capture_attributes = 0;
  302. return 0;
  303. }
  304. }
  305. if (argc == 3) {
  306. if (strcmp(argv[1], "sbecnt") == 0) {
  307. val = simple_strtoul(argv[2], NULL, 10);
  308. if (val > 255) {
  309. printf("Incorrect Counter value, should be 0..255\n");
  310. return 1;
  311. }
  312. val = (val << ECC_ERROR_MAN_SBEC_SHIFT);
  313. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBET);
  314. ddr->err_sbe = val;
  315. return 0;
  316. } else if (strcmp(argv[1], "sbethr") == 0) {
  317. val = simple_strtoul(argv[2], NULL, 10);
  318. if (val > 255) {
  319. printf("Incorrect Counter value, should be 0..255\n");
  320. return 1;
  321. }
  322. val = (val << ECC_ERROR_MAN_SBET_SHIFT);
  323. val |= (ddr->err_sbe & ECC_ERROR_MAN_SBEC);
  324. ddr->err_sbe = val;
  325. return 0;
  326. } else if (strcmp(argv[1], "errdisable") == 0) {
  327. val = ddr->err_disable;
  328. if (strcmp(argv[2], "+sbe") == 0) {
  329. val |= ECC_ERROR_DISABLE_SBED;
  330. } else if (strcmp(argv[2], "+mbe") == 0) {
  331. val |= ECC_ERROR_DISABLE_MBED;
  332. } else if (strcmp(argv[2], "+mse") == 0) {
  333. val |= ECC_ERROR_DISABLE_MSED;
  334. } else if (strcmp(argv[2], "+all") == 0) {
  335. val |= (ECC_ERROR_DISABLE_SBED |
  336. ECC_ERROR_DISABLE_MBED |
  337. ECC_ERROR_DISABLE_MSED);
  338. } else if (strcmp(argv[2], "-sbe") == 0) {
  339. val &= ~ECC_ERROR_DISABLE_SBED;
  340. } else if (strcmp(argv[2], "-mbe") == 0) {
  341. val &= ~ECC_ERROR_DISABLE_MBED;
  342. } else if (strcmp(argv[2], "-mse") == 0) {
  343. val &= ~ECC_ERROR_DISABLE_MSED;
  344. } else if (strcmp(argv[2], "-all") == 0) {
  345. val &= ~(ECC_ERROR_DISABLE_SBED |
  346. ECC_ERROR_DISABLE_MBED |
  347. ECC_ERROR_DISABLE_MSED);
  348. } else {
  349. printf("Incorrect err_disable field\n");
  350. return 1;
  351. }
  352. ddr->err_disable = val;
  353. __asm__ __volatile__ ("sync");
  354. __asm__ __volatile__ ("isync");
  355. return 0;
  356. } else if (strcmp(argv[1], "errdetectclr") == 0) {
  357. val = ddr->err_detect;
  358. if (strcmp(argv[2], "mme") == 0) {
  359. val |= ECC_ERROR_DETECT_MME;
  360. } else if (strcmp(argv[2], "sbe") == 0) {
  361. val |= ECC_ERROR_DETECT_SBE;
  362. } else if (strcmp(argv[2], "mbe") == 0) {
  363. val |= ECC_ERROR_DETECT_MBE;
  364. } else if (strcmp(argv[2], "mse") == 0) {
  365. val |= ECC_ERROR_DETECT_MSE;
  366. } else if (strcmp(argv[2], "all") == 0) {
  367. val |= (ECC_ERROR_DETECT_MME |
  368. ECC_ERROR_DETECT_MBE |
  369. ECC_ERROR_DETECT_SBE |
  370. ECC_ERROR_DETECT_MSE);
  371. } else {
  372. printf("Incorrect err_detect field\n");
  373. return 1;
  374. }
  375. ddr->err_detect = val;
  376. return 0;
  377. } else if (strcmp(argv[1], "injectdatahi") == 0) {
  378. val = simple_strtoul(argv[2], NULL, 16);
  379. ddr->data_err_inject_hi = val;
  380. return 0;
  381. } else if (strcmp(argv[1], "injectdatalo") == 0) {
  382. val = simple_strtoul(argv[2], NULL, 16);
  383. ddr->data_err_inject_lo = val;
  384. return 0;
  385. } else if (strcmp(argv[1], "injectecc") == 0) {
  386. val = simple_strtoul(argv[2], NULL, 16);
  387. if (val > 0xff) {
  388. printf("Incorrect ECC inject mask, should be 0x00..0xff\n");
  389. return 1;
  390. }
  391. val |= (ddr->ecc_err_inject & ~ECC_ERR_INJECT_EEIM);
  392. ddr->ecc_err_inject = val;
  393. return 0;
  394. } else if (strcmp(argv[1], "inject") == 0) {
  395. val = ddr->ecc_err_inject;
  396. if (strcmp(argv[2], "en") == 0)
  397. val |= ECC_ERR_INJECT_EIEN;
  398. else if (strcmp(argv[2], "dis") == 0)
  399. val &= ~ECC_ERR_INJECT_EIEN;
  400. else
  401. printf("Incorrect command\n");
  402. ddr->ecc_err_inject = val;
  403. __asm__ __volatile__ ("sync");
  404. __asm__ __volatile__ ("isync");
  405. return 0;
  406. } else if (strcmp(argv[1], "mirror") == 0) {
  407. val = ddr->ecc_err_inject;
  408. if (strcmp(argv[2], "en") == 0)
  409. val |= ECC_ERR_INJECT_EMB;
  410. else if (strcmp(argv[2], "dis") == 0)
  411. val &= ~ECC_ERR_INJECT_EMB;
  412. else
  413. printf("Incorrect command\n");
  414. ddr->ecc_err_inject = val;
  415. return 0;
  416. }
  417. }
  418. if (argc == 4) {
  419. if (strcmp(argv[1], "test") == 0) {
  420. addr = (u64 *)simple_strtoul(argv[2], NULL, 16);
  421. count = simple_strtoul(argv[3], NULL, 16);
  422. if ((u32)addr % 8) {
  423. printf("Address not alligned on double word boundary\n");
  424. return 1;
  425. }
  426. disable_interrupts();
  427. icache_disable();
  428. for (i = addr; i < addr + count; i++) {
  429. /* enable injects */
  430. ddr->ecc_err_inject |= ECC_ERR_INJECT_EIEN;
  431. __asm__ __volatile__ ("sync");
  432. __asm__ __volatile__ ("isync");
  433. /* write memory location injecting errors */
  434. *i = 0x1122334455667788ULL;
  435. __asm__ __volatile__ ("sync");
  436. /* disable injects */
  437. ddr->ecc_err_inject &= ~ECC_ERR_INJECT_EIEN;
  438. __asm__ __volatile__ ("sync");
  439. __asm__ __volatile__ ("isync");
  440. /* read data, this generates ECC error */
  441. val64 = *i;
  442. __asm__ __volatile__ ("sync");
  443. /* disable errors for ECC */
  444. ddr->err_disable |= ~ECC_ERROR_ENABLE;
  445. __asm__ __volatile__ ("sync");
  446. __asm__ __volatile__ ("isync");
  447. /* re-initialize memory, write the location again
  448. * NOT injecting errors this time */
  449. *i = 0xcafecafecafecafeULL;
  450. __asm__ __volatile__ ("sync");
  451. /* enable errors for ECC */
  452. ddr->err_disable &= ECC_ERROR_ENABLE;
  453. __asm__ __volatile__ ("sync");
  454. __asm__ __volatile__ ("isync");
  455. }
  456. icache_enable();
  457. enable_interrupts();
  458. return 0;
  459. }
  460. }
  461. printf ("Usage:\n%s\n", cmdtp->usage);
  462. return 1;
  463. }
  464. U_BOOT_CMD(
  465. ecc, 4, 0, do_ecc,
  466. "ecc - support for DDR ECC features\n",
  467. "status - print out status info\n"
  468. "ecc captureclear - clear capture regs data\n"
  469. "ecc sbecnt <val> - set Single-Bit Error counter\n"
  470. "ecc sbethr <val> - set Single-Bit Threshold\n"
  471. "ecc errdisable <flag> - clear/set disable Memory Error Disable, flag:\n"
  472. " [-|+]sbe - Single-Bit Error\n"
  473. " [-|+]mbe - Multiple-Bit Error\n"
  474. " [-|+]mse - Memory Select Error\n"
  475. " [-|+]all - all errors\n"
  476. "ecc errdetectclr <flag> - clear Memory Error Detect, flag:\n"
  477. " mme - Multiple Memory Errors\n"
  478. " sbe - Single-Bit Error\n"
  479. " mbe - Multiple-Bit Error\n"
  480. " mse - Memory Select Error\n"
  481. " all - all errors\n"
  482. "ecc injectdatahi <hi> - set Memory Data Path Error Injection Mask High\n"
  483. "ecc injectdatalo <lo> - set Memory Data Path Error Injection Mask Low\n"
  484. "ecc injectecc <ecc> - set ECC Error Injection Mask\n"
  485. "ecc inject <en|dis> - enable/disable error injection\n"
  486. "ecc mirror <en|dis> - enable/disable mirror byte\n"
  487. "ecc test <addr> <cnt> - test mem region:\n"
  488. " - enables injects\n"
  489. " - writes pattern injecting errors\n"
  490. " - disables injects\n"
  491. " - reads pattern back, generates error\n"
  492. " - re-inits memory"
  493. );
  494. #endif /* if defined(CONFIG_DDR_ECC) && defined(CONFIG_DDR_ECC_CMD) */
  495. #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
  496. void
  497. ft_board_setup(void *blob, bd_t *bd)
  498. {
  499. u32 *p;
  500. int len;
  501. #ifdef CONFIG_PCI
  502. ft_pci_setup(blob, bd);
  503. #endif
  504. ft_cpu_setup(blob, bd);
  505. p = ft_get_prop(blob, "/memory/reg", &len);
  506. if (p != NULL) {
  507. *p++ = cpu_to_be32(bd->bi_memstart);
  508. *p = cpu_to_be32(bd->bi_memsize);
  509. }
  510. }
  511. #endif