metrobox.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. /*
  2. * Copyright (c) 2005
  3. * Travis B. Sawyer, Sandburst Corporation, tsawyer@sandburst.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <common.h>
  25. #include <command.h>
  26. #include "metrobox.h"
  27. #include "metrobox_version.h"
  28. #include <asm/processor.h>
  29. #include <asm/io.h>
  30. #include <spd_sdram.h>
  31. #include <i2c.h>
  32. #include "../common/ppc440gx_i2c.h"
  33. #include "../common/sb_common.h"
  34. void fpga_init (void);
  35. METROBOX_BOARD_ID_ST board_id_as[] =
  36. { {"Undefined"}, /* Not specified */
  37. {"2x10Gb"}, /* 2 ports, 10 GbE */
  38. {"20x1Gb"}, /* 20 ports, 1 GbE */
  39. {"Reserved"}, /* Reserved for future use */
  40. };
  41. /*************************************************************************
  42. * board_early_init_f
  43. *
  44. * Setup chip selects, initialize the Opto-FPGA, initialize
  45. * interrupt polarity and triggers.
  46. ************************************************************************/
  47. int board_early_init_f (void)
  48. {
  49. ppc440_gpio_regs_t *gpio_regs;
  50. /* Enable GPIO interrupts */
  51. mtsdr(sdr_pfc0, 0x00103E00);
  52. /* Setup access for LEDs, and system topology info */
  53. gpio_regs = (ppc440_gpio_regs_t *)CFG_GPIO_BASE;
  54. gpio_regs->open_drain = SBCOMMON_GPIO_SYS_LEDS;
  55. gpio_regs->tri_state = SBCOMMON_GPIO_DBGLEDS;
  56. /* Turn on all the leds for now */
  57. gpio_regs->out = SBCOMMON_GPIO_LEDS;
  58. /*--------------------------------------------------------------------+
  59. | Initialize EBC CONFIG
  60. +-------------------------------------------------------------------*/
  61. mtebc(xbcfg,
  62. EBC_CFG_LE_UNLOCK | EBC_CFG_PTD_ENABLE |
  63. EBC_CFG_RTC_64PERCLK | EBC_CFG_ATC_PREVIOUS |
  64. EBC_CFG_DTC_PREVIOUS | EBC_CFG_CTC_PREVIOUS |
  65. EBC_CFG_EMC_DEFAULT | EBC_CFG_PME_DISABLE |
  66. EBC_CFG_PR_32);
  67. /*--------------------------------------------------------------------+
  68. | 1/2 MB FLASH. Initialize bank 0 with default values.
  69. +-------------------------------------------------------------------*/
  70. mtebc(pb0ap,
  71. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  72. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  73. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  74. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  75. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  76. EBC_BXAP_PEN_DISABLED);
  77. mtebc(pb0cr, EBC_BXCR_BAS_ENCODE(CFG_FLASH_BASE) |
  78. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  79. /*--------------------------------------------------------------------+
  80. | 8KB NVRAM/RTC. Initialize bank 1 with default values.
  81. +-------------------------------------------------------------------*/
  82. mtebc(pb1ap,
  83. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(10) |
  84. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  85. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  86. EBC_BXAP_WBF_ENCODE(1)| EBC_BXAP_TH_ENCODE(1) |
  87. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  88. EBC_BXAP_PEN_DISABLED);
  89. mtebc(pb1cr, EBC_BXCR_BAS_ENCODE(0x48000000) |
  90. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT);
  91. /*--------------------------------------------------------------------+
  92. | Compact Flash, uses 2 Chip Selects (2 & 6)
  93. +-------------------------------------------------------------------*/
  94. mtebc(pb2ap,
  95. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  96. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  97. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  98. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  99. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  100. EBC_BXAP_PEN_DISABLED);
  101. mtebc(pb2cr, EBC_BXCR_BAS_ENCODE(0xF0000000) |
  102. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  103. /*--------------------------------------------------------------------+
  104. | OPTO & OFEM FPGA. Initialize bank 3 with default values.
  105. +-------------------------------------------------------------------*/
  106. mtebc(pb3ap,
  107. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  108. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  109. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  110. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  111. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  112. mtebc(pb3cr, EBC_BXCR_BAS_ENCODE(0x48200000) |
  113. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  114. /*--------------------------------------------------------------------+
  115. | MAC A for metrobox
  116. | MAC A & B for Kamino. OFEM FPGA decodes the addresses
  117. | Initialize bank 4 with default values.
  118. +-------------------------------------------------------------------*/
  119. mtebc(pb4ap,
  120. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  121. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  122. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  123. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  124. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  125. mtebc(pb4cr, EBC_BXCR_BAS_ENCODE(0x48600000) |
  126. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  127. /*--------------------------------------------------------------------+
  128. | Metrobox MAC B Initialize bank 5 with default values.
  129. | KA REF FPGA Initialize bank 5 with default values.
  130. +-------------------------------------------------------------------*/
  131. mtebc(pb5ap,
  132. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  133. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  134. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  135. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  136. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  137. mtebc(pb5cr, EBC_BXCR_BAS_ENCODE(0x48700000) |
  138. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  139. /*--------------------------------------------------------------------+
  140. | Compact Flash, uses 2 Chip Selects (2 & 6)
  141. +-------------------------------------------------------------------*/
  142. mtebc(pb6ap,
  143. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(8) |
  144. EBC_BXAP_BCE_DISABLE | EBC_BXAP_CSN_ENCODE(1) |
  145. EBC_BXAP_OEN_ENCODE(1)| EBC_BXAP_WBN_ENCODE(1) |
  146. EBC_BXAP_WBF_ENCODE(0)| EBC_BXAP_TH_ENCODE(1) |
  147. EBC_BXAP_RE_DISABLED | EBC_BXAP_BEM_WRITEONLY |
  148. EBC_BXAP_PEN_DISABLED);
  149. mtebc(pb6cr, EBC_BXCR_BAS_ENCODE(0xF0100000) |
  150. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_16BIT);
  151. /*--------------------------------------------------------------------+
  152. | BME-32. Initialize bank 7 with default values.
  153. +-------------------------------------------------------------------*/
  154. mtebc(pb7ap,
  155. EBC_BXAP_RE_ENABLED | EBC_BXAP_SOR_NONDELAYED |
  156. EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(3) |
  157. EBC_BXAP_TH_ENCODE(1) | EBC_BXAP_WBF_ENCODE(0) |
  158. EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_PEN_DISABLED |
  159. EBC_BXAP_OEN_ENCODE(1) | EBC_BXAP_BEM_RW);
  160. mtebc(pb7cr, EBC_BXCR_BAS_ENCODE(0x48500000) |
  161. EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT);
  162. /*--------------------------------------------------------------------+
  163. * Setup the interrupt controller polarities, triggers, etc.
  164. +-------------------------------------------------------------------*/
  165. /*
  166. * Because of the interrupt handling rework to handle 440GX interrupts
  167. * with the common code, we needed to change names of the UIC registers.
  168. * Here the new relationship:
  169. *
  170. * U-Boot name 440GX name
  171. * -----------------------
  172. * UIC0 UICB0
  173. * UIC1 UIC0
  174. * UIC2 UIC1
  175. * UIC3 UIC2
  176. */
  177. mtdcr (uic1sr, 0xffffffff); /* clear all */
  178. mtdcr (uic1er, 0x00000000); /* disable all */
  179. mtdcr (uic1cr, 0x00000000); /* all non- critical */
  180. mtdcr (uic1pr, 0xfffffe03); /* polarity */
  181. mtdcr (uic1tr, 0x01c00000); /* trigger edge vs level */
  182. mtdcr (uic1vr, 0x00000001); /* int31 highest, base=0x000 */
  183. mtdcr (uic1sr, 0xffffffff); /* clear all */
  184. mtdcr (uic2sr, 0xffffffff); /* clear all */
  185. mtdcr (uic2er, 0x00000000); /* disable all */
  186. mtdcr (uic2cr, 0x00000000); /* all non-critical */
  187. mtdcr (uic2pr, 0xffffc8ff); /* polarity */
  188. mtdcr (uic2tr, 0x00ff0000); /* trigger edge vs level */
  189. mtdcr (uic2vr, 0x00000001); /* int31 highest, base=0x000 */
  190. mtdcr (uic2sr, 0xffffffff); /* clear all */
  191. mtdcr (uic3sr, 0xffffffff); /* clear all */
  192. mtdcr (uic3er, 0x00000000); /* disable all */
  193. mtdcr (uic3cr, 0x00000000); /* all non-critical */
  194. mtdcr (uic3pr, 0xffff83ff); /* polarity */
  195. mtdcr (uic3tr, 0x00ff8c0f); /* trigger edge vs level */
  196. mtdcr (uic3vr, 0x00000001); /* int31 highest, base=0x000 */
  197. mtdcr (uic3sr, 0xffffffff); /* clear all */
  198. mtdcr (uic0sr, 0xfc000000); /* clear all */
  199. mtdcr (uic0er, 0x00000000); /* disable all */
  200. mtdcr (uic0cr, 0x00000000); /* all non-critical */
  201. mtdcr (uic0pr, 0xfc000000);
  202. mtdcr (uic0tr, 0x00000000);
  203. mtdcr (uic0vr, 0x00000001);
  204. fpga_init();
  205. return 0;
  206. }
  207. /*************************************************************************
  208. * checkboard
  209. *
  210. * Dump pertinent info to the console
  211. ************************************************************************/
  212. int checkboard (void)
  213. {
  214. sys_info_t sysinfo;
  215. unsigned char brd_rev, brd_id;
  216. unsigned short sernum;
  217. unsigned char opto_rev, opto_id;
  218. OPTO_FPGA_REGS_ST *opto_ps;
  219. opto_ps = (OPTO_FPGA_REGS_ST *)CFG_FPGA_BASE;
  220. opto_rev = (unsigned char)((opto_ps->revision_ul &
  221. SAND_HAL_XC_XCVR_CNTL_REVISION_REVISION_MASK)
  222. >> SAND_HAL_XC_XCVR_CNTL_REVISION_REVISION_SHIFT);
  223. opto_id = (unsigned char)((opto_ps->revision_ul &
  224. SAND_HAL_XC_XCVR_CNTL_REVISION_IDENTIFICATION_MASK)
  225. >> SAND_HAL_XC_XCVR_CNTL_REVISION_IDENTIFICATION_SHIFT);
  226. brd_rev = (unsigned char)((opto_ps->boardinfo_ul &
  227. SAND_HAL_XC_XCVR_CNTL_BRD_INFO_BRD_REV_MASK)
  228. >> SAND_HAL_XC_XCVR_CNTL_BRD_INFO_BRD_REV_SHIFT);
  229. brd_id = (unsigned char)((opto_ps->boardinfo_ul &
  230. SAND_HAL_XC_XCVR_CNTL_BRD_INFO_BRD_ID_MASK)
  231. >> SAND_HAL_XC_XCVR_CNTL_BRD_INFO_BRD_ID_SHIFT);
  232. get_sys_info (&sysinfo);
  233. sernum = sbcommon_get_serial_number();
  234. printf ("Board: Sandburst Corporation MetroBox Serial Number: %d\n", sernum);
  235. printf ("%s\n", METROBOX_U_BOOT_REL_STR);
  236. printf ("Built %s %s by %s\n", __DATE__, __TIME__, BUILDUSER);
  237. if (sbcommon_get_master()) {
  238. printf("Slot 0 - Master\nSlave board");
  239. if (sbcommon_secondary_present())
  240. printf(" present\n");
  241. else
  242. printf(" not detected\n");
  243. } else {
  244. printf("Slot 1 - Slave\n\n");
  245. }
  246. printf ("OptoFPGA ID:\t0x%02X\tRev: 0x%02X\n", opto_id, opto_rev);
  247. printf ("Board Rev:\t0x%02X\tID: %s\n", brd_rev, board_id_as[brd_id].name);
  248. /* Fix the ack in the bme 32 */
  249. udelay(5000);
  250. out32(CFG_BME32_BASE + 0x0000000C, 0x00000001);
  251. asm("eieio");
  252. return (0);
  253. }
  254. /*************************************************************************
  255. * misc_init_f
  256. *
  257. * Initialize I2C bus one to gain access to the fans
  258. ************************************************************************/
  259. int misc_init_f (void)
  260. {
  261. /* Turn on i2c bus 1 */
  262. puts ("I2C1: ");
  263. i2c1_init (CFG_I2C_SPEED, CFG_I2C_SLAVE);
  264. puts ("ready\n");
  265. /* Turn on fans */
  266. sbcommon_fans();
  267. return (0);
  268. }
  269. /*************************************************************************
  270. * misc_init_r
  271. *
  272. * Do nothing.
  273. ************************************************************************/
  274. int misc_init_r (void)
  275. {
  276. unsigned short sernum;
  277. char envstr[255];
  278. unsigned char opto_rev;
  279. OPTO_FPGA_REGS_ST *opto_ps;
  280. opto_ps = (OPTO_FPGA_REGS_ST *)CFG_FPGA_BASE;
  281. if(NULL != getenv("secondserial")) {
  282. puts("secondserial is set, switching to second serial port\n");
  283. setenv("stderr", "serial1");
  284. setenv("stdout", "serial1");
  285. setenv("stdin", "serial1");
  286. }
  287. setenv("ubrelver", METROBOX_U_BOOT_REL_STR);
  288. memset(envstr, 0, 255);
  289. sprintf (envstr, "Built %s %s by %s", __DATE__, __TIME__, BUILDUSER);
  290. setenv("bldstr", envstr);
  291. saveenv();
  292. if( getenv("autorecover")) {
  293. setenv("autorecover", NULL);
  294. saveenv();
  295. sernum = sbcommon_get_serial_number();
  296. printf("\nSetting up environment for automatic filesystem recovery\n");
  297. /*
  298. * Setup default bootargs
  299. */
  300. memset(envstr, 0, 255);
  301. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  302. "rw ip=10.100.60.%d:::255.255.0.0:metrobox%d:eth0:none idebus=33",
  303. sernum, sernum);
  304. setenv("bootargs", envstr);
  305. /*
  306. * Setup Default boot command
  307. */
  308. setenv("bootcmd", "fatload ide 0 8000000 pimage.metrobox;"
  309. "fatload ide 0 8100000 pramdisk;"
  310. "bootm 8000000 8100000");
  311. printf("Done. Please type allow the system to continue to boot\n");
  312. }
  313. if( getenv("fakeled")) {
  314. setenv("bootdelay", "-1");
  315. saveenv();
  316. printf("fakeled is set. use 'setenv fakeled ; setenv bootdelay 5 ; saveenv' to recover\n");
  317. opto_rev = (unsigned char)((opto_ps->revision_ul &
  318. SAND_HAL_XC_XCVR_CNTL_REVISION_REVISION_MASK)
  319. >> SAND_HAL_XC_XCVR_CNTL_REVISION_REVISION_SHIFT);
  320. if(0x12 <= opto_rev) {
  321. opto_ps->control_ul &= ~ SAND_HAL_XC_XCVR_CNTL_CNTL_ERROR_LED_MASK;
  322. }
  323. }
  324. return (0);
  325. }
  326. /*************************************************************************
  327. * ide_set_reset
  328. ************************************************************************/
  329. #ifdef CONFIG_IDE_RESET
  330. void ide_set_reset(int on)
  331. {
  332. OPTO_FPGA_REGS_ST *opto_ps;
  333. opto_ps = (OPTO_FPGA_REGS_ST *)CFG_FPGA_BASE;
  334. if (on) { /* assert RESET */
  335. opto_ps->reset_ul &= ~SAND_HAL_XC_XCVR_CNTL_RESET_CF_RESET_N_MASK;
  336. } else { /* release RESET */
  337. opto_ps->reset_ul |= SAND_HAL_XC_XCVR_CNTL_RESET_CF_RESET_N_MASK;
  338. }
  339. }
  340. #endif /* CONFIG_IDE_RESET */
  341. /*************************************************************************
  342. * fpga_init
  343. ************************************************************************/
  344. void fpga_init(void)
  345. {
  346. OPTO_FPGA_REGS_ST *opto_ps;
  347. unsigned char opto_rev;
  348. unsigned long tmp;
  349. /* Ensure we have power all around */
  350. udelay(500);
  351. /*
  352. * Take appropriate hw bits out of reset
  353. */
  354. opto_ps = (OPTO_FPGA_REGS_ST *)CFG_FPGA_BASE;
  355. tmp =
  356. SAND_HAL_XC_XCVR_CNTL_RESET_MAC1_RESET_N_MASK |
  357. SAND_HAL_XC_XCVR_CNTL_RESET_MAC0_RESET_N_MASK |
  358. SAND_HAL_XC_XCVR_CNTL_RESET_BME_RESET_N_MASK |
  359. SAND_HAL_XC_XCVR_CNTL_RESET_ACE_RESET_N_MASK |
  360. SAND_HAL_XC_XCVR_CNTL_RESET_CF_RESET_N_MASK |
  361. SAND_HAL_XC_XCVR_CNTL_RESET_QE_A_RESET_N_MASK |
  362. SAND_HAL_XC_XCVR_CNTL_RESET_IFE_A_RESET_N_MASK |
  363. SAND_HAL_XC_XCVR_CNTL_RESET_EFE_A_RESET_N_MASK |
  364. SAND_HAL_XC_XCVR_CNTL_RESET_QE_B_RESET_N_MASK |
  365. SAND_HAL_XC_XCVR_CNTL_RESET_IFE_B_RESET_N_MASK |
  366. SAND_HAL_XC_XCVR_CNTL_RESET_EFE_B_RESET_N_MASK |
  367. SAND_HAL_XC_XCVR_CNTL_RESET_LOCK1_RESET_N_MASK |
  368. SAND_HAL_XC_XCVR_CNTL_RESET_LOCK0_RESET_N_MASK |
  369. SAND_HAL_XC_XCVR_CNTL_RESET_I2C_MUX1_RESET_N_MASK |
  370. SAND_HAL_XC_XCVR_CNTL_RESET_I2C_MUX0_RESET_N_MASK |
  371. SAND_HAL_XC_XCVR_CNTL_RESET_PHY0_RESET_N_MASK |
  372. SAND_HAL_XC_XCVR_CNTL_RESET_PHY1_RESET_N_MASK |
  373. SAND_HAL_XC_XCVR_CNTL_RESET_SLAVE_RESET_N_MASK;
  374. opto_ps->reset_ul = tmp;
  375. /*
  376. * Turn on the 'Slow Blink' for the System Error Led.
  377. * Ensure FPGA rev is up to at least rev 0x12
  378. */
  379. opto_rev = (unsigned char)((opto_ps->revision_ul &
  380. SAND_HAL_XC_XCVR_CNTL_REVISION_REVISION_MASK)
  381. >> SAND_HAL_XC_XCVR_CNTL_REVISION_REVISION_SHIFT);
  382. if(0x12 <= opto_rev) {
  383. opto_ps->control_ul |= 1 << SAND_HAL_XC_XCVR_CNTL_CNTL_ERROR_LED_SHIFT;
  384. }
  385. asm("eieio");
  386. return;
  387. }
  388. int metroboxSetupVars(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  389. {
  390. unsigned short sernum;
  391. char envstr[255];
  392. sernum = sbcommon_get_serial_number();
  393. memset(envstr, 0, 255);
  394. /*
  395. * Setup our ip address
  396. */
  397. sprintf(envstr, "10.100.60.%d", sernum);
  398. setenv("ipaddr", envstr);
  399. /*
  400. * Setup the host ip address
  401. */
  402. setenv("serverip", "10.100.17.10");
  403. /*
  404. * Setup default bootargs
  405. */
  406. memset(envstr, 0, 255);
  407. sprintf(envstr, "console=ttyS0,9600 root=/dev/nfs "
  408. "rw nfsroot=10.100.17.10:/home/metrobox/mbc%d "
  409. "nfsaddrs=10.100.60.%d:10.100.17.10:10.100.1.1"
  410. ":255.255.0.0:metrobox%d.sandburst.com:eth0:none idebus=33",
  411. sernum, sernum, sernum);
  412. setenv("bootargs_nfs", envstr);
  413. setenv("bootargs", envstr);
  414. /*
  415. * Setup CF bootargs
  416. */
  417. memset(envstr, 0, 255);
  418. sprintf(envstr, "console=ttyS0,9600 root=/dev/hda2 "
  419. "rw ip=10.100.60.%d:::255.255.0.0:metrobox%d:eth0:none idebus=33",
  420. sernum, sernum);
  421. setenv("bootargs_cf", envstr);
  422. /*
  423. * Setup Default boot command
  424. */
  425. setenv("bootcmd_tftp", "tftp 8000000 pImage.metrobox;bootm 8000000");
  426. setenv("bootcmd", "tftp 8000000 pImage.metrobox;bootm 8000000");
  427. /*
  428. * Setup compact flash boot command
  429. */
  430. setenv("bootcmd_cf", "fatload ide 0 8000000 pimage.metrobox;bootm 8000000");
  431. saveenv();
  432. return(1);
  433. }
  434. int metroboxRecover(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  435. {
  436. unsigned short sernum;
  437. char envstr[255];
  438. sernum = sbcommon_get_serial_number();
  439. printf("\nSetting up environment for filesystem recovery\n");
  440. /*
  441. * Setup default bootargs
  442. */
  443. memset(envstr, 0, 255);
  444. sprintf(envstr, "console=ttyS0,9600 root=/dev/ram0 "
  445. "rw ip=10.100.60.%d:::255.255.0.0:metrobox%d:eth0:none",
  446. sernum, sernum);
  447. setenv("bootargs", envstr);
  448. /*
  449. * Setup Default boot command
  450. */
  451. setenv("bootcmd", "fatload ide 0 8000000 pimage.metrobox;"
  452. "fatload ide 0 8100000 pramdisk;"
  453. "bootm 8000000 8100000");
  454. printf("Done. Please type boot<cr>.\nWhen the kernel has booted"
  455. " please type fsrecover.sh<cr>\n");
  456. return(1);
  457. }
  458. U_BOOT_CMD(mbsetup, 1, 1, metroboxSetupVars,
  459. "mbsetup - Set environment to factory defaults\n", NULL);
  460. U_BOOT_CMD(mbrecover, 1, 1, metroboxRecover,
  461. "mbrecover - Set environment to allow for fs recovery\n", NULL);