MPC8349ITX.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804
  1. /*
  2. * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. MPC8349E-mITX board configuration file
  24. Memory map:
  25. 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
  26. 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
  27. 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
  28. 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
  29. 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
  30. 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
  31. 0xF000_0000-0xF000_FFFF Compact Flash
  32. 0xF001_0000-0xF001_FFFF Local bus expansion slot
  33. 0xF800_0000-0xF801_FFFF GBE L2 Switch VSC7385
  34. 0xFF00_0000-0xFF7F_FFFF Alternative bank of Flash memory (8MB)
  35. 0xFF80_0000-0xFFFF_FFFF Boot Flash (8 MB)
  36. I2C address list:
  37. Align. Board
  38. Bus Addr Part No. Description Length Location
  39. ----------------------------------------------------------------
  40. I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
  41. I2C1 0x20 PCF8574 I2C Expander 0 U8
  42. I2C1 0x21 PCF8574 I2C Expander 0 U10
  43. I2C1 0x38 PCF8574A I2C Expander 0 U8
  44. I2C1 0x39 PCF8574A I2C Expander 0 U10
  45. I2C1 0x51 (DDR) DDR EEPROM 1 U1
  46. I2C1 0x68 DS1339 RTC 1 U68
  47. Note that a given board has *either* a pair of 8574s or a pair of 8574As.
  48. */
  49. #ifndef __CONFIG_H
  50. #define __CONFIG_H
  51. #undef DEBUG
  52. /*
  53. * High Level Configuration Options
  54. */
  55. #define CONFIG_MPC834X /* MPC834x family (8343, 8347, 8349) */
  56. #define CONFIG_MPC8349 /* MPC8349 specific */
  57. #define CONFIG_PCI
  58. #define CONFIG_COMPACT_FLASH /* The CF card interface on the back of the board */
  59. #define CONFIG_RTC_DS1337
  60. /* I2C */
  61. #define CONFIG_HARD_I2C
  62. #ifdef CONFIG_HARD_I2C
  63. #define CONFIG_MISC_INIT_F
  64. #define CONFIG_MISC_INIT_R
  65. #define CONFIG_FSL_I2C
  66. #define CONFIG_I2C_MULTI_BUS
  67. #define CONFIG_I2C_CMD_TREE
  68. #define CFG_I2C_OFFSET 0x3000
  69. #define CFG_I2C2_OFFSET 0x3100
  70. #define CFG_SPD_BUS_NUM 1 /* The I2C bus for SPD */
  71. #define CFG_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
  72. #define CFG_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
  73. #define CFG_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
  74. #define CFG_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
  75. #define CFG_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
  76. #define CFG_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
  77. #define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
  78. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  79. #define CFG_I2C_SLAVE 0x7F
  80. /* Don't probe these addresses: */
  81. #define CFG_I2C_NOPROBES {{1, CFG_I2C_8574_ADDR1}, \
  82. {1, CFG_I2C_8574_ADDR2}, \
  83. {1, CFG_I2C_8574A_ADDR1}, \
  84. {1, CFG_I2C_8574A_ADDR2}}
  85. /* Bit definitions for the 8574[A] I2C expander */
  86. #define I2C_8574_REVISION 0x03 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
  87. #define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
  88. #define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
  89. #define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
  90. #define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
  91. #undef CONFIG_SOFT_I2C
  92. #endif
  93. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  94. #define CONFIG_ENV_OVERWRITE
  95. #define PCI_66M
  96. #ifdef PCI_66M
  97. #define CONFIG_83XX_CLKIN 66666666 /* in Hz */
  98. #else
  99. #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
  100. #endif
  101. #ifndef CONFIG_SYS_CLK_FREQ
  102. #ifdef PCI_66M
  103. #define CONFIG_SYS_CLK_FREQ 66666666
  104. #else
  105. #define CONFIG_SYS_CLK_FREQ 33333333
  106. #endif
  107. #endif
  108. #define CFG_IMMR 0xE0000000 /* The IMMR is relocated to here */
  109. #undef CFG_DRAM_TEST /* memory test, takes time */
  110. #define CFG_MEMTEST_START 0x00003000 /* memtest region */
  111. #define CFG_MEMTEST_END 0x07100000 /* only has 128M */
  112. /*
  113. * DDR Setup
  114. */
  115. #undef CONFIG_DDR_ECC /* only for ECC DDR module */
  116. #undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
  117. #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
  118. /*
  119. * 32-bit data path mode.
  120. *
  121. * Please note that using this mode for devices with the real density of 64-bit
  122. * effectively reduces the amount of available memory due to the effect of
  123. * wrapping around while translating address to row/columns, for example in the
  124. * 256MB module the upper 128MB get aliased with contents of the lower
  125. * 128MB); normally this define should be used for devices with real 32-bit
  126. * data path.
  127. */
  128. #undef CONFIG_DDR_32BIT
  129. #define CFG_DDR_BASE 0x00000000 /* DDR is system memory*/
  130. #define CFG_SDRAM_BASE CFG_DDR_BASE
  131. #define CFG_DDR_SDRAM_BASE CFG_DDR_BASE
  132. #undef CONFIG_DDR_2T_TIMING
  133. #define CFG_83XX_DDR_USES_CS0
  134. #ifndef CONFIG_SPD_EEPROM
  135. /*
  136. * Manually set up DDR parameters
  137. */
  138. #define CFG_DDR_SIZE 256 /* Mb */
  139. #define CFG_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
  140. #define CFG_DDR_TIMING_1 0x26242321
  141. #define CFG_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
  142. #endif
  143. /* FLASH on the Local Bus */
  144. #define CFG_FLASH_CFI /* use the Common Flash Interface */
  145. #define CFG_FLASH_CFI_DRIVER /* use the CFI driver */
  146. #define CFG_FLASH_BASE 0xFE000000 /* start of FLASH */
  147. #define CFG_FLASH_SIZE 16 /* FLASH size in MB */
  148. #define CFG_FLASH_EMPTY_INFO
  149. #define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_PS_16 | BR_V)
  150. #define CFG_OR0_PRELIM ((~(CFG_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
  151. OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  152. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  153. #define CFG_LBLAWBAR0_PRELIM CFG_FLASH_BASE /* Window base at flash base */
  154. #define CFG_LBLAWAR0_PRELIM 0x80000017 /* 16Mb window bytes */
  155. /* VSC7385 on the Local Bus */
  156. #define CFG_VSC7385_BASE 0xF8000000 /* start of VSC7385 */
  157. #define CFG_BR1_PRELIM (CFG_VSC7385_BASE | BR_PS_8 | BR_V)
  158. #define CFG_OR1_PRELIM (0xFFFE0000 /* 128KB */ | \
  159. OR_GPCM_CSNT | OR_GPCM_XACS | OR_GPCM_SCY_15 | \
  160. OR_GPCM_SETA | OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  161. #define CFG_LBLAWBAR1_PRELIM CFG_VSC7385_BASE /* Access window base at VSC7385 base */
  162. #define CFG_LBLAWAR1_PRELIM 0x80000010 /* Access window size 128K */
  163. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  164. #define CFG_MAX_FLASH_SECT 135 /* sectors per device */
  165. #define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE + 0x800000}
  166. #undef CFG_FLASH_CHECKSUM
  167. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  168. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  169. #define CFG_LED_BASE 0xF9000000 /* start of LED and Board ID */
  170. #define CFG_BR2_PRELIM (CFG_LED_BASE | BR_PS_8 | BR_V)
  171. #define CFG_OR2_PRELIM (0xFFE00000 /* 2MB */ | \
  172. OR_GPCM_CSNT | OR_GPCM_ACS_0b11 | OR_GPCM_XACS | \
  173. OR_GPCM_SCY_9 | \
  174. OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
  175. #ifdef CONFIG_COMPACT_FLASH
  176. #define CFG_CF_BASE 0xF0000000
  177. #define CFG_BR3_PRELIM (CFG_CF_BASE | BR_PS_16 | BR_MS_UPMA | BR_V)
  178. #define CFG_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
  179. #define CFG_LBLAWBAR2_PRELIM CFG_CF_BASE /* Window base at flash base + LED & Board ID */
  180. #define CFG_LBLAWAR2_PRELIM 0x8000000F /* 64K bytes */
  181. #undef CONFIG_IDE_RESET
  182. #undef CONFIG_IDE_PREINIT
  183. #define CFG_IDE_MAXBUS 1
  184. #define CFG_IDE_MAXDEVICE 1
  185. #define CFG_ATA_IDE0_OFFSET 0x0000
  186. #define CFG_ATA_BASE_ADDR CFG_CF_BASE
  187. #define CFG_ATA_DATA_OFFSET 0x0000
  188. #define CFG_ATA_REG_OFFSET 0
  189. #define CFG_ATA_ALT_OFFSET 0x0200
  190. #define CFG_ATA_STRIDE 2
  191. #define ATA_RESET_TIME 1 /* If a CF card is not inserted, time out quickly */
  192. #endif
  193. #define CONFIG_DOS_PARTITION
  194. #define CFG_MID_FLASH_JUMP 0x7F000000
  195. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  196. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  197. #define CFG_RAMBOOT
  198. #else
  199. #undef CFG_RAMBOOT
  200. #endif
  201. #define CONFIG_L1_INIT_RAM
  202. #define CFG_INIT_RAM_LOCK
  203. #define CFG_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
  204. #define CFG_INIT_RAM_END 0x1000 /* End of used area in RAM*/
  205. #define CFG_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  206. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  207. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  208. #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  209. #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
  210. /*
  211. * Local Bus LCRR and LBCR regs
  212. * LCRR: DLL bypass, Clock divider is 4
  213. * External Local Bus rate is
  214. * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
  215. */
  216. #define CFG_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
  217. #define CFG_LBC_LBCR 0x00000000
  218. #undef CFG_LB_SDRAM /* if board has SRDAM on local bus */
  219. #ifdef CFG_LB_SDRAM
  220. /*local bus BR2, OR2 definition for SDRAM if soldered on the ADS board*/
  221. /*
  222. * Base Register 2 and Option Register 2 configure SDRAM.
  223. * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
  224. *
  225. * For BR2, need:
  226. * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
  227. * port-size = 32-bits = BR2[19:20] = 11
  228. * no parity checking = BR2[21:22] = 00
  229. * SDRAM for MSEL = BR2[24:26] = 011
  230. * Valid = BR[31] = 1
  231. *
  232. * 0 4 8 12 16 20 24 28
  233. * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
  234. */
  235. #define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
  236. #define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
  237. #define CFG_LBLAWBAR2_PRELIM 0xF0000000
  238. #define CFG_LBLAWAR2_PRELIM 0x80000019 /* 64M */
  239. #define CFG_BR2_PRELIM (CFG_LBC_SDRAM_BASE | BR_PS_32 | BR_MS_SDRAM | BR_V)
  240. #define CFG_OR2_PRELIM (0xFC000000 /* 64 MB */ | \
  241. OR_SDRAM_XAM | \
  242. ((9 - 7) << OR_SDRAM_COLS_SHIFT) | \
  243. ((13 - 9) << OR_SDRAM_ROWS_SHIFT) | \
  244. OR_SDRAM_EAD)
  245. #define CFG_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
  246. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32*/
  247. /*
  248. * LSDMR masks
  249. */
  250. #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
  251. #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
  252. #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
  253. #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
  254. #define CFG_LBC_LSDMR_RFCR8 (5 << (31 - 16))
  255. #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
  256. #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
  257. #define CFG_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
  258. #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
  259. #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
  260. #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
  261. #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
  262. #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
  263. #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
  264. #define CFG_LBC_LSDMR_WRC3 (3 << (31 - 27))
  265. #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
  266. #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
  267. #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
  268. #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
  269. #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
  270. #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
  271. #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
  272. #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
  273. #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
  274. #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
  275. #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
  276. #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFEN \
  277. | CFG_LBC_LSDMR_BSMA1516 \
  278. | CFG_LBC_LSDMR_RFCR8 \
  279. | CFG_LBC_LSDMR_PRETOACT6 \
  280. | CFG_LBC_LSDMR_ACTTORW3 \
  281. | CFG_LBC_LSDMR_BL8 \
  282. | CFG_LBC_LSDMR_WRC3 \
  283. | CFG_LBC_LSDMR_CL3 \
  284. )
  285. /*
  286. * SDRAM Controller configuration sequence.
  287. */
  288. #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
  289. | CFG_LBC_LSDMR_OP_PCHALL)
  290. #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
  291. | CFG_LBC_LSDMR_OP_ARFRSH)
  292. #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
  293. | CFG_LBC_LSDMR_OP_ARFRSH)
  294. #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
  295. | CFG_LBC_LSDMR_OP_MRW)
  296. #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
  297. | CFG_LBC_LSDMR_OP_NORMAL)
  298. #endif
  299. /*
  300. * Serial Port
  301. */
  302. #define CONFIG_CONS_INDEX 1
  303. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  304. #define CFG_NS16550
  305. #define CFG_NS16550_SERIAL
  306. #define CFG_NS16550_REG_SIZE 1
  307. #define CFG_NS16550_CLK get_bus_freq(0)
  308. #define CFG_BAUDRATE_TABLE \
  309. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  310. #define CFG_NS16550_COM1 (CFG_IMMR + 0x4500)
  311. #define CFG_NS16550_COM2 (CFG_IMMR + 0x4600)
  312. /* Use the HUSH parser */
  313. #define CFG_HUSH_PARSER
  314. #ifdef CFG_HUSH_PARSER
  315. #define CFG_PROMPT_HUSH_PS2 "> "
  316. #endif
  317. /* pass open firmware flat tree */
  318. #define CONFIG_OF_FLAT_TREE 1
  319. #define CONFIG_OF_BOARD_SETUP 1
  320. /* maximum size of the flat tree (8K) */
  321. #define OF_FLAT_TREE_MAX_SIZE 8192
  322. #define OF_CPU "PowerPC,8349@0"
  323. #define OF_SOC "soc8349@e0000000"
  324. #define OF_TBCLK (bd->bi_busfreq / 4)
  325. #define OF_STDOUT_PATH "/soc8349@e0000000/serial@4500"
  326. #ifdef CONFIG_PCI
  327. #define CONFIG_MPC83XX_PCI2
  328. /*
  329. * General PCI
  330. * Addresses are mapped 1-1.
  331. */
  332. #define CFG_PCI1_MEM_BASE 0x80000000
  333. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  334. #define CFG_PCI1_MEM_SIZE 0x10000000 /* 256M */
  335. #define CFG_PCI1_MMIO_BASE (CFG_PCI1_MEM_BASE + CFG_PCI1_MEM_SIZE)
  336. #define CFG_PCI1_MMIO_PHYS CFG_PCI1_MMIO_BASE
  337. #define CFG_PCI1_MMIO_SIZE 0x10000000 /* 256M */
  338. #define CFG_PCI1_IO_BASE 0x00000000
  339. #define CFG_PCI1_IO_PHYS 0xE2000000
  340. #define CFG_PCI1_IO_SIZE 0x01000000 /* 16M */
  341. #ifdef CONFIG_MPC83XX_PCI2
  342. #define CFG_PCI2_MEM_BASE (CFG_PCI1_MMIO_BASE + CFG_PCI1_MMIO_SIZE)
  343. #define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
  344. #define CFG_PCI2_MEM_SIZE 0x10000000 /* 256M */
  345. #define CFG_PCI2_MMIO_BASE (CFG_PCI2_MEM_BASE + CFG_PCI2_MEM_SIZE)
  346. #define CFG_PCI2_MMIO_PHYS CFG_PCI2_MMIO_BASE
  347. #define CFG_PCI2_MMIO_SIZE 0x10000000 /* 256M */
  348. #define CFG_PCI2_IO_BASE 0x00000000
  349. #define CFG_PCI2_IO_PHYS (CFG_PCI1_IO_PHYS + CFG_PCI1_IO_SIZE)
  350. #define CFG_PCI2_IO_SIZE 0x01000000 /* 16M */
  351. #endif
  352. #define _IO_BASE 0x00000000 /* points to PCI I/O space */
  353. #define CONFIG_NET_MULTI
  354. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  355. #ifdef CONFIG_RTL8139
  356. /* This macro is used by RTL8139 but not defined in PPC architecture */
  357. #define KSEG1ADDR(x) (x)
  358. #endif
  359. #ifndef CONFIG_PCI_PNP
  360. #define PCI_ENET0_IOADDR 0x00000000
  361. #define PCI_ENET0_MEMADDR CFG_PCI2_MEM_BASE
  362. #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
  363. #endif
  364. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  365. #endif
  366. /* TSEC */
  367. #ifdef CONFIG_TSEC_ENET
  368. #ifndef CONFIG_NET_MULTI
  369. #define CONFIG_NET_MULTI
  370. #endif
  371. #define CONFIG_MII
  372. #define CONFIG_PHY_GIGE /* In case CFG_CMD_MII is specified */
  373. #define CONFIG_MPC83XX_TSEC1
  374. #ifdef CONFIG_MPC83XX_TSEC1
  375. #define CONFIG_MPC83XX_TSEC1_NAME "TSEC0"
  376. #define CFG_TSEC1_OFFSET 0x24000
  377. #define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
  378. #define TSEC1_PHYIDX 0
  379. #endif
  380. #ifdef CONFIG_MPC83XX_TSEC2
  381. #define CONFIG_MPC83XX_TSEC2_NAME "TSEC1"
  382. #define CFG_TSEC2_OFFSET 0x25000
  383. #define CONFIG_UNKNOWN_TSEC /* TSEC2 is proprietary */
  384. #define TSEC2_PHY_ADDR 4
  385. #define TSEC2_PHYIDX 0
  386. #endif
  387. #define CONFIG_ETHPRIME "Freescale TSEC"
  388. #endif
  389. /*
  390. * Environment
  391. */
  392. #ifndef CFG_RAMBOOT
  393. #define CFG_ENV_IS_IN_FLASH
  394. #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
  395. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  396. #define CFG_ENV_SIZE 0x2000
  397. #else
  398. #define CFG_NO_FLASH /* Flash is not usable now */
  399. #define CFG_ENV_IS_NOWHERE /* Store ENV in memory only */
  400. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
  401. #define CFG_ENV_SIZE 0x2000
  402. #endif
  403. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  404. #define CFG_LOADS_BAUD_CHANGE /* allow baudrate change */
  405. /* CONFIG_COMMANDS */
  406. #ifdef CONFIG_COMPACT_FLASH
  407. #define CONFIG_COMMANDS_CF (CFG_CMD_IDE | CFG_CMD_FAT)
  408. #else
  409. #define CONFIG_COMMANDS_CF 0
  410. #endif
  411. #ifdef CONFIG_PCI
  412. #define CONFIG_COMMANDS_PCI CFG_CMD_PCI
  413. #else
  414. #define CONFIG_COMMANDS_PCI 0
  415. #endif
  416. #ifdef CONFIG_HARD_I2C
  417. #define CONFIG_COMMANDS_I2C CFG_CMD_I2C
  418. #else
  419. #define CONFIG_COMMANDS_I2C 0
  420. #endif
  421. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  422. CONFIG_COMMANDS_CF | \
  423. CFG_CMD_NET | \
  424. CFG_CMD_PING | \
  425. CONFIG_COMMANDS_I2C | \
  426. CONFIG_COMMANDS_PCI | \
  427. CFG_CMD_SDRAM | \
  428. CFG_CMD_DATE | \
  429. CFG_CMD_CACHE | \
  430. CFG_CMD_IRQ)
  431. #include <cmd_confdefs.h>
  432. /* Watchdog */
  433. #undef CONFIG_WATCHDOG /* watchdog disabled */
  434. #ifdef CONFIG_WATCHDOG
  435. #define CFG_WATCHDOG_VALUE 0xFFFFFFC3
  436. #endif
  437. /*
  438. * Miscellaneous configurable options
  439. */
  440. #define CFG_LONGHELP /* undef to save memory */
  441. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  442. #define CFG_PROMPT "MPC8349E-mITX> " /* Monitor Command Prompt */
  443. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  444. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  445. #else
  446. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  447. #endif
  448. #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
  449. #define CFG_MAXARGS 16 /* max number of command args */
  450. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  451. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  452. /*
  453. * For booting Linux, the board info and command line data
  454. * have to be in the first 8 MB of memory, since this is
  455. * the maximum mapped by the Linux kernel during initialization.
  456. */
  457. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  458. /* Cache Configuration */
  459. #define CFG_DCACHE_SIZE 32768
  460. #define CFG_CACHELINE_SIZE 32
  461. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  462. #define CFG_CACHELINE_SHIFT 5 /* log2 of the above value */
  463. #endif
  464. #define CFG_RCWH_PCIHOST 0x80000000 /* PCIHOST */
  465. #define CFG_HRCW_LOW (\
  466. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  467. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  468. HRCWL_CSB_TO_CLKIN_4X1 |\
  469. HRCWL_VCO_1X2 |\
  470. HRCWL_CORE_TO_CSB_2X1)
  471. #ifdef PCI_64BIT
  472. #define CFG_HRCW_HIGH (\
  473. HRCWH_PCI_HOST |\
  474. HRCWH_64_BIT_PCI |\
  475. HRCWH_PCI1_ARBITER_ENABLE |\
  476. HRCWH_PCI2_ARBITER_DISABLE |\
  477. HRCWH_CORE_ENABLE |\
  478. HRCWH_FROM_0X00000100 |\
  479. HRCWH_BOOTSEQ_DISABLE |\
  480. HRCWH_SW_WATCHDOG_DISABLE |\
  481. HRCWH_ROM_LOC_LOCAL_16BIT |\
  482. HRCWH_TSEC1M_IN_GMII |\
  483. HRCWH_TSEC2M_IN_GMII )
  484. #else
  485. #define CFG_HRCW_HIGH (\
  486. HRCWH_PCI_HOST |\
  487. HRCWH_32_BIT_PCI |\
  488. HRCWH_PCI1_ARBITER_ENABLE |\
  489. HRCWH_PCI2_ARBITER_DISABLE |\
  490. HRCWH_CORE_ENABLE |\
  491. HRCWH_FROM_0XFFF00100 |\
  492. HRCWH_BOOTSEQ_DISABLE |\
  493. HRCWH_SW_WATCHDOG_DISABLE |\
  494. HRCWH_ROM_LOC_LOCAL_16BIT |\
  495. HRCWH_TSEC1M_IN_GMII |\
  496. HRCWH_TSEC2M_IN_GMII )
  497. #endif
  498. /* System performance */
  499. #define CFG_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
  500. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
  501. #define CFG_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
  502. #define CFG_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
  503. #define CFG_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
  504. #define CFG_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
  505. #define CFG_ACR_RPTCNT 3 /* Arbiter repeat count */
  506. /* System IO Config */
  507. #define CFG_SICRH SICRH_TSOBI1 /* Needed for gigabit to work on TSEC 1 */
  508. #define CFG_SICRL (SICRL_LDP_A | SICRL_USB1)
  509. #define CFG_HID0_INIT 0x000000000
  510. #define CFG_HID0_FINAL CFG_HID0_INIT
  511. #define CFG_HID2 HID2_HBE
  512. /* DDR @ 0x00000000 */
  513. #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  514. #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  515. /* PCI @ 0x80000000 */
  516. #ifdef CONFIG_PCI
  517. #define CFG_IBAT1L (CFG_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  518. #define CFG_IBAT1U (CFG_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  519. #define CFG_IBAT2L (CFG_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  520. #define CFG_IBAT2U (CFG_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  521. #else
  522. #define CFG_IBAT1L 0
  523. #define CFG_IBAT1U 0
  524. #define CFG_IBAT2L 0
  525. #define CFG_IBAT2U 0
  526. #endif
  527. #ifdef CONFIG_MPC83XX_PCI2
  528. #define CFG_IBAT3L (CFG_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  529. #define CFG_IBAT3U (CFG_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  530. #define CFG_IBAT4L (CFG_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  531. #define CFG_IBAT4U (CFG_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
  532. #else
  533. #define CFG_IBAT3L 0
  534. #define CFG_IBAT3U 0
  535. #define CFG_IBAT4L 0
  536. #define CFG_IBAT4U 0
  537. #endif
  538. /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
  539. #define CFG_IBAT5L (CFG_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  540. #define CFG_IBAT5U (CFG_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
  541. /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
  542. #define CFG_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
  543. #define CFG_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
  544. #define CFG_IBAT7L 0
  545. #define CFG_IBAT7U 0
  546. #define CFG_DBAT0L CFG_IBAT0L
  547. #define CFG_DBAT0U CFG_IBAT0U
  548. #define CFG_DBAT1L CFG_IBAT1L
  549. #define CFG_DBAT1U CFG_IBAT1U
  550. #define CFG_DBAT2L CFG_IBAT2L
  551. #define CFG_DBAT2U CFG_IBAT2U
  552. #define CFG_DBAT3L CFG_IBAT3L
  553. #define CFG_DBAT3U CFG_IBAT3U
  554. #define CFG_DBAT4L CFG_IBAT4L
  555. #define CFG_DBAT4U CFG_IBAT4U
  556. #define CFG_DBAT5L CFG_IBAT5L
  557. #define CFG_DBAT5U CFG_IBAT5U
  558. #define CFG_DBAT6L CFG_IBAT6L
  559. #define CFG_DBAT6U CFG_IBAT6U
  560. #define CFG_DBAT7L CFG_IBAT7L
  561. #define CFG_DBAT7U CFG_IBAT7U
  562. /*
  563. * Internal Definitions
  564. *
  565. * Boot Flags
  566. */
  567. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  568. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  569. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  570. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  571. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  572. #endif
  573. /*
  574. * Environment Configuration
  575. */
  576. #define CONFIG_ENV_OVERWRITE
  577. #ifdef CONFIG_MPC83XX_TSEC1
  578. #define CONFIG_ETHADDR 00:E0:0C:00:8C:01
  579. #endif
  580. #ifdef CONFIG_MPC83XX_TSEC2
  581. #define CONFIG_HAS_ETH1
  582. #define CONFIG_ETH1ADDR 00:E0:0C:00:8C:02
  583. #endif
  584. #if 1
  585. #define CONFIG_IPADDR 10.82.19.159
  586. #define CONFIG_SERVERIP 10.82.48.106
  587. #define CONFIG_GATEWAYIP 10.82.19.254
  588. #define CONFIG_NETMASK 255.255.252.0
  589. #define CONFIG_NETDEV eth0
  590. #define CONFIG_HOSTNAME mpc8349emitx
  591. #define CONFIG_ROOTPATH /nfsroot0/u/timur/itx-ltib/rootfs
  592. #define CONFIG_BOOTFILE timur/uImage
  593. #define CONFIG_UBOOTPATH timur/u-boot.bin
  594. #else
  595. #define CONFIG_IPADDR 192.168.1.253
  596. #define CONFIG_SERVERIP 192.168.1.1
  597. #define CONFIG_GATEWAYIP 192.168.1.1
  598. #define CONFIG_NETMASK 255.255.252.0
  599. #define CONFIG_NETDEV eth0
  600. #define CONFIG_HOSTNAME mpc8349emitx
  601. #define CONFIG_ROOTPATH /nfsroot/rootfs
  602. #define CONFIG_BOOTFILE uImage
  603. #define CONFIG_UBOOTPATH u-boot.bin
  604. #endif
  605. #define CONFIG_UBOOTSTART fe700000
  606. #define CONFIG_UBOOTEND fe77ffff
  607. #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
  608. #define CONFIG_BAUDRATE 115200
  609. #undef CONFIG_BOOTCOMMAND
  610. #ifdef CONFIG_BOOTCOMMAND
  611. #define CONFIG_BOOTDELAY 6
  612. #else
  613. #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
  614. #endif
  615. #define XMK_STR(x) #x
  616. #define MK_STR(x) XMK_STR(x)
  617. #define CONFIG_BOOTARGS \
  618. "root=/dev/nfs rw" \
  619. " nfsroot=" MK_STR(CONFIG_SERVERIP) ":" MK_STR(CONFIG_ROOTPATH) \
  620. " ip=" MK_STR(CONFIG_IPADDR) ":" MK_STR(CONFIG_SERVERIP) ":" \
  621. MK_STR(CONFIG_GATEWAYIP) ":" MK_STR(CONFIG_NETMASK) ":" \
  622. MK_STR(CONFIG_HOSTNAME) ":" MK_STR(CONFIG_NETDEV) ":off" \
  623. " console=ttyS0," MK_STR(CONFIG_BAUDRATE)
  624. #define CONFIG_EXTRA_ENV_SETTINGS \
  625. "netdev=" MK_STR(CONFIG_NETDEV) "\0" \
  626. "tftpflash=tftpboot $loadaddr " MK_STR(CONFIG_UBOOTPATH) "; " \
  627. "erase " MK_STR(CONFIG_UBOOTSTART) " " MK_STR(CONFIG_UBOOTEND) "; " \
  628. "cp.b $loadaddr " MK_STR(CONFIG_UBOOTSTART) " $filesize; " \
  629. "cmp.b $loadaddr " MK_STR(CONFIG_UBOOTSTART) " $filesize\0" \
  630. "tftpupdate=tftpboot $loadaddr " MK_STR(CONFIG_UBOOTPATH) "; " \
  631. "protect off FEF00000 FEF7FFFF; " \
  632. "erase FEF00000 FEF7FFFF; " \
  633. "cp.b $loadaddr FEF00000 $filesize; " \
  634. "protect on FEF00000 FEF7FFFF; " \
  635. "cmp.b $loadaddr FEF00000 $filesize\0" \
  636. "tftplinux=tftpboot $loadaddr $bootfile; bootm\0" \
  637. "copyuboot=erase " MK_STR(CONFIG_UBOOTSTART) " " MK_STR(CONFIG_UBOOTEND) "; " \
  638. "cp.b fef00000 " MK_STR(CONFIG_UBOOTSTART) " 80000\0" \
  639. "fdtaddr=400000\0" \
  640. "fdtfile=mpc8349emitx.dtb\0" \
  641. ""
  642. #define CONFIG_NFSBOOTCOMMAND \
  643. "setenv bootargs root=/dev/nfs rw " \
  644. "nfsroot=$serverip:$rootpath " \
  645. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  646. "console=$consoledev,$baudrate $othbootargs;" \
  647. "tftp $loadaddr $bootfile;" \
  648. "tftp $fdtaddr $fdtfile;" \
  649. "bootm $loadaddr - $fdtaddr"
  650. #define CONFIG_RAMBOOTCOMMAND \
  651. "setenv bootargs root=/dev/ram rw " \
  652. "console=$consoledev,$baudrate $othbootargs;" \
  653. "tftp $ramdiskaddr $ramdiskfile;" \
  654. "tftp $loadaddr $bootfile;" \
  655. "tftp $fdtaddr $fdtfile;" \
  656. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  657. #undef MK_STR
  658. #undef XMK_STR
  659. #endif