tt01.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /*
  2. * (C) Copyright 2011 HALE electronic <helmut.raiger@hale.at>
  3. * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
  4. *
  5. * Configuration settings for the HALE TT-01 board.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #include <asm/arch/imx-regs.h>
  28. /* High Level Configuration Options */
  29. #define CONFIG_ARM1136
  30. #define CONFIG_MX31
  31. #define CONFIG_DISPLAY_CPUINFO
  32. #define CONFIG_DISPLAY_BOARDINFO
  33. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  34. #define CONFIG_SETUP_MEMORY_TAGS
  35. #define CONFIG_INITRD_TAG
  36. #define CONFIG_MACH_TYPE 3726 /* not yet in mach-types.h */
  37. #define CONFIG_SYS_TEXT_BASE 0xA0000000
  38. /*
  39. * Physical Memory Map:
  40. * CS settings are defined by i.MX31:
  41. * - CSD0 and CDS1 are 256MB each, starting at 0x80000000 and 0x9000000
  42. * - CS0 and CS1 are 128MB each, at A0000000 and A8000000
  43. * - CS2 to CS5 are 32MB each, at B0.., B2.., B4.., B6..
  44. *
  45. * HALE set-up of the bluetechnix board for now is:
  46. * - 128MB DDR (2x64MB, 2x16bit), connected to 32bit DDR ram interface
  47. * - NOR-Flash (Spansion 32MB MCP, Flash+16MB PSRAM), 16bit interface at CS0
  48. * - S71WS256ND0BFWYM (and CS1 for 64MB S71WS512ND0 without PSRAM)
  49. * the flash chip is a mirrorbit S29WS256N !
  50. * - the PSRAM is hooked to CS5 (0xB6000000)
  51. * - Intel Strata Flash PF48F2000P0ZB00, 16bit interface at (CS0 or) CS1
  52. * - 64Mbit = 8MByte (will go away in the production set-up)
  53. * - NAND-Flash NAND01GR3B2BZA6 at NAND-FC:
  54. * 1Gbit=128MB, 2048+64 bytes/page, 64pages x 1024 blocks
  55. * - Ethernet controller SMC9118 at CS4 via FPGA, 16bit interface
  56. *
  57. * u-boot will support the 32MB nor flash and the 128MB NAND flash, the PSRAM
  58. * is not used right now. We should be able to reduce the SOM to NAND flash
  59. * only and boot from there.
  60. */
  61. #define CONFIG_NR_DRAM_BANKS 1
  62. #define PHYS_SDRAM_1 CSD0_BASE
  63. #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
  64. #define CONFIG_BOARD_EARLY_INIT_F
  65. #define CONFIG_BOARD_LATE_INIT
  66. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  67. #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
  68. #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
  69. #define CONFIG_SYS_GBL_DATA_OFFSET \
  70. (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  71. #define CONFIG_SYS_INIT_SP_ADDR \
  72. (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)
  73. /* default load address, 1MB up the road */
  74. #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1+0x100000)
  75. /* Size of malloc() pool, make sure possible frame buffer fits */
  76. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 10*1024*1024)
  77. /* memtest works on all but the last 1MB (u-boot) and malloc area */
  78. #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
  79. #define CONFIG_SYS_MEMTEST_END \
  80. (PHYS_SDRAM_1+(PHYS_SDRAM_1_SIZE-CONFIG_SYS_MALLOC_LEN-0x100000))
  81. /* CFI FLASH driver setup */
  82. #define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
  83. #define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
  84. #define CONFIG_FLASH_SPANSION_S29WS_N
  85. /*
  86. * TODO: Bluetechnix (the supplier of the SOM) did define these values
  87. * in their original version of u-boot (1.2 or so). This should be
  88. * reviewed.
  89. *
  90. * #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  91. * #define CONFIG_SYS_FLASH_PROTECTION
  92. */
  93. #define CONFIG_SYS_FLASH_BASE CS0_BASE
  94. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  95. #define CONFIG_SYS_MAX_FLASH_SECT (254+8) /* max number of sectors per chip */
  96. /*
  97. * FLASH and environment organization, only the Spansion chip is supported:
  98. * - it has 254 * 128kB + 8 * 32kB blocks
  99. * - this setup uses 4*32k+3*128k as monitor space = 0xA000 0000 to 0xA00F FFFF
  100. * and 2 sectors with 128k as environment =
  101. * A010 0000 to 0xA011 FFFF and 0xA012 0000 to 0xA013 FFFF
  102. * - this could be less, but this is only for developer versions of the board
  103. * and no-one is going to use the NOR flash anyway.
  104. *
  105. * Monitor is at the beginning of the NOR-Flash, 1MB reserved. Again this is
  106. * way to large, but it avoids ENV overwrite (when updating u-boot) in case
  107. * size breaks the next boundary (as it has with 128k).
  108. */
  109. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  110. #define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
  111. #define CONFIG_ENV_IS_IN_FLASH
  112. #define CONFIG_ENV_SECT_SIZE (128 * 1024)
  113. #define CONFIG_ENV_SIZE (128 * 1024)
  114. /* Address and size of Redundant Environment Sector */
  115. #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
  116. #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
  117. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  118. /* Hardware drivers */
  119. /*
  120. * on TT-01 UART1 pins are used by Audio, so we use UART2
  121. * TT-01 implements a hardware that turns off components depending on
  122. * the power level. In PL=1 the RS232 transceiver is usually off,
  123. * make sure that the transceiver is enabled during PL=1 for testing!
  124. */
  125. #define CONFIG_MXC_UART
  126. #define CONFIG_MXC_UART_BASE UART2_BASE
  127. #define CONFIG_MXC_SPI
  128. #define CONFIG_MXC_GPIO
  129. /* MC13783 connected to CSPI3 and SS0 */
  130. #define CONFIG_POWER
  131. #define CONFIG_POWER_SPI
  132. #define CONFIG_POWER_FSL
  133. #define CONFIG_FSL_PMIC_BUS 2
  134. #define CONFIG_FSL_PMIC_CS 0
  135. #define CONFIG_FSL_PMIC_CLK 1000000
  136. #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
  137. #define CONFIG_FSL_PMIC_BITLEN 32
  138. #define CONFIG_RTC_MC13XXX
  139. /* allow to overwrite serial and ethaddr */
  140. #define CONFIG_ENV_OVERWRITE
  141. /* console is UART2 on TT-01 */
  142. #define CONFIG_CONS_INDEX 1
  143. #define CONFIG_BAUDRATE 115200
  144. /* ethernet setup for the onboard smc9118 */
  145. #define CONFIG_MII
  146. #define CONFIG_SMC911X
  147. /* 16 bit, onboard ethernet, decoded via MACH-MX0 FPGA at 0x84200000 */
  148. #define CONFIG_SMC911X_BASE (CS4_BASE+0x200000)
  149. #define CONFIG_SMC911X_16_BIT
  150. /* mmc driver */
  151. #define CONFIG_MMC
  152. #define CONFIG_GENERIC_MMC
  153. #define CONFIG_MXC_MMC
  154. #define CONFIG_MXC_MCI_REGS_BASE SDHC1_BASE_ADDR
  155. /* video support */
  156. #define CONFIG_VIDEO
  157. #define CONFIG_VIDEO_MX3
  158. #define CONFIG_CFB_CONSOLE
  159. #define CONFIG_VIDEO_LOGO
  160. /* splash image won't work with NAND boot, use preboot script */
  161. #define CONFIG_VIDEO_SW_CURSOR
  162. #define CONFIG_CONSOLE_EXTRA_INFO /* display additional board info */
  163. #define CONFIG_VGA_AS_SINGLE_DEVICE /* display is an output only device */
  164. /* allow stdin, stdout and stderr variables to redirect output */
  165. #define CONFIG_SYS_CONSOLE_IS_IN_ENV
  166. #define CONFIG_SILENT_CONSOLE /* UARTs used externally (release) */
  167. #define CONFIG_SYS_DEVICE_NULLDEV /* allow console to be turned off */
  168. #define CONFIG_PREBOOT
  169. /* allow decompressing max. 4MB */
  170. #define CONFIG_VIDEO_BMP_GZIP
  171. /* this is not only used by cfb_console.c for the logo, but also in cmd_bmp.c */
  172. #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (4*1024*1024)
  173. /*
  174. * Command definition
  175. */
  176. #include <config_cmd_default.h>
  177. #define CONFIG_CMD_DATE
  178. #define CONFIG_CMD_PING
  179. #define CONFIG_CMD_DHCP
  180. #define CONFIG_CMD_SAVEENV
  181. #define CONFIG_CMD_NAND
  182. /*
  183. * #define CONFIG_CMD_NAND_LOCK_UNLOCK the NAND01... chip does not support
  184. * the NAND_CMD_LOCK_STATUS command, however the NFC of i.MX31 supports
  185. * a software locking scheme.
  186. */
  187. #define CONFIG_CMD_BMP
  188. #define CONFIG_BOOTDELAY 3
  189. /*
  190. * currently a default setting for booting via script is implemented
  191. * set user to login name and serverip to tftp host, define your
  192. * boot behaviour in bootscript.loginname
  193. *
  194. * TT-01 board specific TFT setup (used by drivers/video/mx3fb.c)
  195. *
  196. * This set-up is for the L5F30947T04 by Epson, which is
  197. * 800x480, 33MHz pixel clock, 60Hz vsync, 31.6kHz hsync
  198. * sync must be set to: DI_D3_DRDY_SHARP_POL | DI_D3_CLK_POL
  199. */
  200. #define CONFIG_EXTRA_ENV_SETTINGS \
  201. "videomode=epson\0" \
  202. "epson=video=ctfb:x:800,y:480,depth:16,mode:0,pclk:30076," \
  203. "le:215,ri:1,up:32,lo:13,hs:7,vs:10,sync:100663296,vmode:0\0" \
  204. "bootcmd=dhcp bootscript.${user}; source\0"
  205. #define CONFIG_BOOTP_SERVERIP /* tftp serverip not overruled by dhcp server */
  206. #define CONFIG_BOOTP_SEND_HOSTNAME /* if env-var 'hostname' is set, send it */
  207. /* Miscellaneous configurable options */
  208. #define CONFIG_SYS_HUSH_PARSER
  209. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  210. #define CONFIG_SYS_PROMPT "TT01> "
  211. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  212. /* Print Buffer Size */
  213. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  214. sizeof(CONFIG_SYS_PROMPT)+16)
  215. /* max number of command args */
  216. #define CONFIG_SYS_MAXARGS 16
  217. /* Boot Argument Buffer Size */
  218. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  219. #define CONFIG_SYS_HZ 1000
  220. #define CONFIG_CMDLINE_EDITING
  221. /* MMC boot support */
  222. #define CONFIG_CMD_MMC
  223. #define CONFIG_DOS_PARTITION
  224. #define CONFIG_EFI_PARTITION
  225. #define CONFIG_CMD_EXT2
  226. #define CONFIG_CMD_FAT
  227. #define CONFIG_NAND_MXC
  228. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  229. /*
  230. * actually this is nothing someone wants to configure!
  231. * CONFIG_SYS_NAND_BASE despite being passed to board_nand_init()
  232. * is not used by the driver.
  233. */
  234. #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
  235. #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
  236. #define CONFIG_MXC_NAND_HWECC
  237. /* the current u-boot driver does not use the nand flash setup! */
  238. #define CONFIG_SYS_NAND_LARGEPAGE
  239. /*
  240. * it's not 16 bit:
  241. * #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
  242. * the current u-boot mxc_nand.c tries to auto-detect, but this only
  243. * reads the boot settings during reset (which might be wrong)
  244. */
  245. #endif /* __CONFIG_H */