MVS1.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_MVS 1 /* ...on a MVsensor module */
  34. #define CONFIG_MVS_16BIT_FLASH /* ...with 16-bit flash access */
  35. #define CONFIG_8xx_GCLK_FREQ 50000000/* ... and a 50 MHz CPU */
  36. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  37. #undef CONFIG_8xx_CONS_SMC1 /* Console is *NOT* on SMC1 */
  38. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  39. #undef CONFIG_8xx_CONS_NONE
  40. #define CONFIG_BAUDRATE 115200 /* console baudrate */
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after this many seconds */
  42. #define CONFIG_PREBOOT "echo;" \
  43. "echo To mount root over NFS use \"run bootnet\";" \
  44. "echo To mount root from FLASH use \"run bootflash\";" \
  45. "echo"
  46. #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rw"
  47. #define CONFIG_BOOTCOMMAND \
  48. "bootp; " \
  49. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  50. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  51. "bootm"
  52. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  53. #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  54. #define CONFIG_WATCHDOG /* watchdog disabled/enabled */
  55. #undef CONFIG_STATUS_LED /* Status LED disabled/enabled */
  56. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  57. /*
  58. * BOOTP options
  59. */
  60. #define CONFIG_BOOTP_SUBNETMASK
  61. #define CONFIG_BOOTP_GATEWAY
  62. #define CONFIG_BOOTP_HOSTNAME
  63. #define CONFIG_BOOTP_BOOTPATH
  64. #define CONFIG_BOOTP_VENDOREX
  65. #undef CONFIG_MAC_PARTITION
  66. #undef CONFIG_DOS_PARTITION
  67. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  68. /*
  69. * Command line configuration.
  70. */
  71. #define CONFIG_CMD_LOADS
  72. #define CONFIG_CMD_LOADB
  73. #define CONFIG_CMD_IMI
  74. #define CONFIG_CMD_FLASH
  75. #define CONFIG_CMD_MEMORY
  76. #define CONFIG_CMD_NET
  77. #define CONFIG_CMD_DHCP
  78. #define CONFIG_CMD_SAVEENV
  79. #define CONFIG_CMD_BOOTD
  80. #define CONFIG_CMD_RUN
  81. /*
  82. * Miscellaneous configurable options
  83. */
  84. #undef CONFIG_SYS_LONGHELP /* undef to save memory */
  85. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  86. #undef CONFIG_SYS_HUSH_PARSER /* Hush parse for U-Boot ?? */
  87. #ifdef CONFIG_SYS_HUSH_PARSER
  88. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  89. #endif
  90. #if defined(CONFIG_CMD_KGDB)
  91. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  92. #else
  93. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  94. #endif
  95. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  96. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  97. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  98. #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
  99. #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  100. #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
  101. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
  102. #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  103. /*
  104. * Low Level Configuration Settings
  105. * (address mappings, register initial values, etc.)
  106. * You should know what you are doing if you make changes here.
  107. */
  108. /*-----------------------------------------------------------------------
  109. * Internal Memory Mapped Register
  110. */
  111. #define CONFIG_SYS_IMMR 0xFFF00000
  112. /*-----------------------------------------------------------------------
  113. * Definitions for initial stack pointer and data area (in DPRAM)
  114. */
  115. #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
  116. #define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  117. #define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  118. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  119. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  120. /*-----------------------------------------------------------------------
  121. * Start addresses for the final memory configuration
  122. * (Set up by the startup code)
  123. * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  124. */
  125. #define CONFIG_SYS_SDRAM_BASE 0x00000000
  126. #define CONFIG_SYS_FLASH_BASE 0x40000000
  127. #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 192 kB for Monitor */
  128. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  129. #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  130. /*
  131. * For booting Linux, the board info and command line data
  132. * have to be in the first 8 MB of memory, since this is
  133. * the maximum mapped by the Linux kernel during initialization.
  134. */
  135. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  136. /*-----------------------------------------------------------------------
  137. * FLASH organization
  138. */
  139. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  140. #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip (for AMD320DB chip) */
  141. #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  142. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  143. #define CONFIG_ENV_IS_IN_FLASH 1
  144. /* 4MB flash - use bottom sectors of a bottom boot sector flash (16 bit access) */
  145. #define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector (bottom boot sector) */
  146. #define CONFIG_ENV_SIZE 0x2000 /* Used Size of Environment Sector 8k */
  147. /*-----------------------------------------------------------------------
  148. * Cache Configuration
  149. */
  150. #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  151. #if defined(CONFIG_CMD_KGDB)
  152. #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * SYPCR - System Protection Control 11-9
  156. * SYPCR can only be written once after reset!
  157. *-----------------------------------------------------------------------
  158. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  159. */
  160. #if defined(CONFIG_WATCHDOG)
  161. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  162. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  163. #else
  164. #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  165. #endif
  166. /*-----------------------------------------------------------------------
  167. * SIUMCR - SIU Module Configuration 11-6
  168. *-----------------------------------------------------------------------
  169. * PCMCIA config., multi-function pin tri-state
  170. */
  171. #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  172. /*-----------------------------------------------------------------------
  173. * TBSCR - Time Base Status and Control 11-26
  174. *-----------------------------------------------------------------------
  175. * Clear Reference Interrupt Status, Timebase freezing enabled
  176. */
  177. #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  178. /*-----------------------------------------------------------------------
  179. * RTCSC - Real-Time Clock Status and Control Register 11-27
  180. *-----------------------------------------------------------------------
  181. */
  182. #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  183. /*-----------------------------------------------------------------------
  184. * PISCR - Periodic Interrupt Status and Control 11-31
  185. *-----------------------------------------------------------------------
  186. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  187. */
  188. #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
  189. /*-----------------------------------------------------------------------
  190. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  191. *-----------------------------------------------------------------------
  192. * Reset PLL lock status sticky bit, timer expired status bit and timer
  193. * interrupt status bit
  194. *
  195. */
  196. #define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  197. /*-----------------------------------------------------------------------
  198. * SCCR - System Clock and reset Control Register 15-27
  199. *-----------------------------------------------------------------------
  200. * Set clock output, timebase and RTC source and divider,
  201. * power management and some other internal clocks
  202. */
  203. #define SCCR_MASK SCCR_EBDF11
  204. #define CONFIG_SYS_SCCR (SCCR_TBS | \
  205. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  206. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  207. SCCR_DFALCD00)
  208. /*-----------------------------------------------------------------------
  209. * PCMCIA stuff
  210. *-----------------------------------------------------------------------
  211. *
  212. */
  213. #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
  214. #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
  215. #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
  216. #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
  217. #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
  218. #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  219. #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
  220. #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
  221. /*-----------------------------------------------------------------------
  222. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  223. *-----------------------------------------------------------------------
  224. */
  225. #define CONFIG_IDE_PCCARD 0 /* **DON'T** Use IDE with PC Card Adapter */
  226. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  227. #undef CONFIG_IDE_LED /* LED for ide not supported */
  228. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  229. #define CONFIG_SYS_IDE_MAXBUS 0 /* max. no. of IDE buses */
  230. #define CONFIG_SYS_IDE_MAXDEVICE 0 /* max. no. of drives per IDE bus */
  231. #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
  232. #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
  233. /* Offset for data I/O */
  234. #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  235. /* Offset for normal register accesses */
  236. #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
  237. /* Offset for alternate registers */
  238. #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
  239. /*-----------------------------------------------------------------------
  240. *
  241. *-----------------------------------------------------------------------
  242. *
  243. */
  244. /*#define CONFIG_SYS_DER 0x2002000F*/
  245. #define CONFIG_SYS_DER 0
  246. /*
  247. * Init Memory Controller:
  248. *
  249. * BR0/1 and OR0/1 (FLASH)
  250. */
  251. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  252. #undef FLASH_BASE1_PRELIM
  253. /* used to re-map FLASH both when starting from SRAM or FLASH:
  254. * restrict access enough to keep SRAM working (if any)
  255. * but not too much to meddle with FLASH accesses
  256. */
  257. #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
  258. #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  259. /*
  260. * FLASH timing:
  261. */
  262. /* 50 MHz CPU - 50 MHz bus: ACS = 00, TRLX = 1, CSNT = 1, SCY = 2, EHTR = 1 */
  263. #define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  264. OR_SCY_2_CLK | OR_EHTR | OR_BI)
  265. /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
  266. /*
  267. #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | \
  268. OR_SCY_5_CLK | OR_EHTR)
  269. */
  270. #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  271. #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
  272. #ifdef CONFIG_MVS_16BIT_FLASH
  273. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  274. #else
  275. #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
  276. #endif
  277. #undef CONFIG_SYS_OR1_REMAP
  278. #undef CONFIG_SYS_OR1_PRELIM
  279. #undef CONFIG_SYS_BR1_PRELIM
  280. /*
  281. * BR2/3 and OR2/3 (SDRAM)
  282. *
  283. */
  284. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  285. #undef SDRAM_BASE3_PRELIM
  286. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  287. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  288. #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
  289. #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
  290. #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  291. #undef CONFIG_SYS_OR3_PRELIM
  292. #undef CONFIG_SYS_BR3_PRELIM
  293. /*
  294. * Memory Periodic Timer Prescaler
  295. *
  296. * The Divider for PTA (refresh timer) configuration is based on an
  297. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  298. * the number of chip selects (NCS) and the actually needed refresh
  299. * rate is done by setting MPTPR.
  300. *
  301. * PTA is calculated from
  302. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  303. *
  304. * gclk CPU clock (not bus clock!)
  305. * Trefresh Refresh cycle * 4 (four word bursts used)
  306. *
  307. * 4096 Rows from SDRAM example configuration
  308. * 1000 factor s -> ms
  309. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  310. * 4 Number of refresh cycles per period
  311. * 64 Refresh cycle in ms per number of rows
  312. * --------------------------------------------
  313. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  314. *
  315. * 50 MHz => 50.000.000 / Divider = 98
  316. * 66 Mhz => 66.000.000 / Divider = 129
  317. * 80 Mhz => 80.000.000 / Divider = 156
  318. */
  319. #define CONFIG_SYS_MAMR_PTA 98
  320. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  321. #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  322. #define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  323. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  324. #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  325. #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  326. /*
  327. * MAMR settings for SDRAM
  328. */
  329. /* 8 column SDRAM */
  330. #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  331. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  332. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  333. /* 9 column SDRAM */
  334. #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  335. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A7 | \
  336. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  337. /*
  338. * Internal Definitions
  339. *
  340. * Boot Flags
  341. */
  342. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  343. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  344. #endif /* __CONFIG_H */