MPC8641HPCN.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * Copyright 2006 Freescale Semiconductor.
  3. *
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MPC8641HPCN board configuration file
  26. *
  27. * Make sure you change the MAC address and other network params first,
  28. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /* High Level Configuration Options */
  33. #define CONFIG_MPC86xx 1 /* MPC86xx */
  34. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  35. #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
  36. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  37. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  38. /*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
  39. #define CONFIG_ADDR_MAP 1 /* Use addr map */
  40. #ifdef RUN_DIAG
  41. #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
  42. #endif
  43. /*
  44. * virtual address to be used for temporary mappings. There
  45. * should be 128k free at this VA.
  46. */
  47. #define CONFIG_SYS_SCRATCH_VA 0xe0000000
  48. /*
  49. * set this to enable Rapid IO. PCI and RIO are mutually exclusive
  50. */
  51. /*#define CONFIG_RIO 1*/
  52. #ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
  53. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  54. #define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
  55. #define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
  56. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  57. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  58. #endif
  59. #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
  60. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  61. #define CONFIG_ENV_OVERWRITE
  62. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  63. #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
  64. #define CONFIG_ALTIVEC 1
  65. /*
  66. * L2CR setup -- make sure this is right for your board!
  67. */
  68. #define CONFIG_SYS_L2
  69. #define L2_INIT 0
  70. #define L2_ENABLE (L2CR_L2E)
  71. #ifndef CONFIG_SYS_CLK_FREQ
  72. #ifndef __ASSEMBLY__
  73. extern unsigned long get_board_sys_clk(unsigned long dummy);
  74. #endif
  75. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  76. #endif
  77. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  78. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  79. #define CONFIG_SYS_MEMTEST_END 0x00400000
  80. /*
  81. * With the exception of PCI Memory and Rapid IO, most devices will simply
  82. * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
  83. * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
  84. */
  85. #ifdef CONFIG_PHYS_64BIT
  86. #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
  87. #else
  88. #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
  89. #endif
  90. /*
  91. * Base addresses -- Note these are effective addresses where the
  92. * actual resources get mapped (not physical addresses)
  93. */
  94. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  95. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  96. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  97. /* Physical addresses */
  98. #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
  99. #ifdef CONFIG_PHYS_64BIT
  100. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf
  101. #define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \
  102. | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
  103. #else
  104. #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
  105. #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
  106. #endif
  107. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  108. #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  109. /*
  110. * DDR Setup
  111. */
  112. #define CONFIG_FSL_DDR2
  113. #undef CONFIG_FSL_DDR_INTERACTIVE
  114. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  115. #define CONFIG_DDR_SPD
  116. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  117. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  118. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  119. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  120. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  121. #define CONFIG_VERY_BIG_RAM
  122. #define MPC86xx_DDR_SDRAM_CLK_CNTL
  123. #define CONFIG_NUM_DDR_CONTROLLERS 2
  124. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  125. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  126. /*
  127. * I2C addresses of SPD EEPROMs
  128. */
  129. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  130. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
  131. #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
  132. #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
  133. /*
  134. * These are used when DDR doesn't use SPD.
  135. */
  136. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  137. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
  138. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  139. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  140. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  141. #define CONFIG_SYS_DDR_TIMING_1 0x39357322
  142. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  143. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  144. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  145. #define CONFIG_SYS_DDR_INTERVAL 0x06090100
  146. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  147. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  148. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  149. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  150. #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  151. #define CONFIG_SYS_DDR_CONTROL2 0x04400000
  152. #define CONFIG_ID_EEPROM
  153. #define CONFIG_SYS_I2C_EEPROM_NXID
  154. #define CONFIG_ID_EEPROM
  155. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  156. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  157. #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
  158. #define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \
  159. | CONFIG_SYS_PHYS_ADDR_HIGH)
  160. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  161. #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  162. | 0x00001001) /* port size 16bit */
  163. #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
  164. #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
  165. | 0x00001001) /* port size 16bit */
  166. #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
  167. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
  168. | 0x00000801) /* port size 8bit */
  169. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
  170. /*
  171. * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
  172. * The PIXIS and CF by themselves aren't large enough to take up the 128k
  173. * required for the smallest BAT mapping, so there's a 64k hole.
  174. */
  175. #define CONFIG_SYS_LBC_BASE 0xffde0000
  176. #define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \
  177. | CONFIG_SYS_PHYS_ADDR_HIGH)
  178. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  179. #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
  180. #define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
  181. #define PIXIS_SIZE 0x00008000 /* 32k */
  182. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  183. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  184. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  185. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  186. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
  187. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  188. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  189. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  190. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  191. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  192. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  193. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  194. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  195. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  196. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
  197. /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
  198. #define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
  199. #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
  200. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  201. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  202. #undef CONFIG_SYS_FLASH_CHECKSUM
  203. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  204. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  205. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  206. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  207. #define CONFIG_FLASH_CFI_DRIVER
  208. #define CONFIG_SYS_FLASH_CFI
  209. #define CONFIG_SYS_FLASH_EMPTY_INFO
  210. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  211. #define CONFIG_SYS_RAMBOOT
  212. #else
  213. #undef CONFIG_SYS_RAMBOOT
  214. #endif
  215. #if defined(CONFIG_SYS_RAMBOOT)
  216. #undef CONFIG_SPD_EEPROM
  217. #define CONFIG_SYS_SDRAM_SIZE 256
  218. #endif
  219. #undef CONFIG_CLOCKS_IN_MHZ
  220. #define CONFIG_SYS_INIT_RAM_LOCK 1
  221. #ifndef CONFIG_SYS_INIT_RAM_LOCK
  222. #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  223. #else
  224. #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  225. #endif
  226. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  227. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  228. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  229. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  230. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  231. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  232. /* Serial Port */
  233. #define CONFIG_CONS_INDEX 1
  234. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  235. #define CONFIG_SYS_NS16550
  236. #define CONFIG_SYS_NS16550_SERIAL
  237. #define CONFIG_SYS_NS16550_REG_SIZE 1
  238. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  239. #define CONFIG_SYS_BAUDRATE_TABLE \
  240. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  241. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  242. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  243. /* Use the HUSH parser */
  244. #define CONFIG_SYS_HUSH_PARSER
  245. #ifdef CONFIG_SYS_HUSH_PARSER
  246. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  247. #endif
  248. /*
  249. * Pass open firmware flat tree to kernel
  250. */
  251. #define CONFIG_OF_LIBFDT 1
  252. #define CONFIG_OF_BOARD_SETUP 1
  253. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  254. #define CONFIG_SYS_64BIT_VSPRINTF 1
  255. #define CONFIG_SYS_64BIT_STRTOUL 1
  256. /*
  257. * I2C
  258. */
  259. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  260. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  261. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  262. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  263. #define CONFIG_SYS_I2C_SLAVE 0x7F
  264. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  265. #define CONFIG_SYS_I2C_OFFSET 0x3100
  266. /*
  267. * RapidIO MMU
  268. */
  269. #define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
  270. #ifdef CONFIG_PHYS_64BIT
  271. #define CONFIG_SYS_RIO_MEM_PHYS 0x0000000c00000000ULL
  272. #else
  273. #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
  274. #endif
  275. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  276. /*
  277. * General PCI
  278. * Addresses are mapped 1-1.
  279. */
  280. #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
  281. #ifdef CONFIG_PHYS_64BIT
  282. #define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
  283. #define CONFIG_SYS_PCI1_MEM_PHYS 0x0000000c00000000ULL
  284. #else
  285. #define CONFIG_SYS_PCI1_MEM_BUS CONFIG_SYS_PCI1_MEM_VIRT
  286. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_VIRT
  287. #endif
  288. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  289. #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
  290. #define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
  291. #define CONFIG_SYS_PCI1_IO_PHYS (CONFIG_SYS_PCI1_IO_VIRT \
  292. | CONFIG_SYS_PHYS_ADDR_HIGH)
  293. #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64K */
  294. /* For RTL8139 */
  295. #define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
  296. #define _IO_BASE 0x00000000
  297. #ifdef CONFIG_PHYS_64BIT
  298. /*
  299. * Use the same PCI bus address on PCI1 and PCI2 if we have PHYS_64BIT.
  300. * This will increase the amount of PCI address space available for
  301. * for mapping RAM.
  302. */
  303. #define CONFIG_SYS_PCI2_MEM_BUS CONFIG_SYS_PCI1_MEM_BUS
  304. #else
  305. #define CONFIG_SYS_PCI2_MEM_BUS (CONFIG_SYS_PCI1_MEM_BUS \
  306. + CONFIG_SYS_PCI1_MEM_SIZE)
  307. #endif
  308. #define CONFIG_SYS_PCI2_MEM_VIRT (CONFIG_SYS_PCI1_MEM_VIRT \
  309. + CONFIG_SYS_PCI1_MEM_SIZE)
  310. #define CONFIG_SYS_PCI2_MEM_PHYS (CONFIG_SYS_PCI1_MEM_PHYS \
  311. + CONFIG_SYS_PCI1_MEM_SIZE)
  312. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  313. #define CONFIG_SYS_PCI2_IO_BUS 0x00000000
  314. #define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
  315. + CONFIG_SYS_PCI1_IO_SIZE)
  316. #define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \
  317. + CONFIG_SYS_PCI1_IO_SIZE)
  318. #define CONFIG_SYS_PCI2_IO_SIZE CONFIG_SYS_PCI1_IO_SIZE
  319. #if defined(CONFIG_PCI)
  320. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  321. #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  322. #define CONFIG_NET_MULTI
  323. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  324. #define CONFIG_RTL8139
  325. #undef CONFIG_EEPRO100
  326. #undef CONFIG_TULIP
  327. /************************************************************
  328. * USB support
  329. ************************************************************/
  330. #define CONFIG_PCI_OHCI 1
  331. #define CONFIG_USB_OHCI_NEW 1
  332. #define CONFIG_USB_KEYBOARD 1
  333. #define CONFIG_SYS_DEVICE_DEREGISTER
  334. #define CONFIG_SYS_USB_EVENT_POLL 1
  335. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  336. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  337. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  338. /*PCIE video card used*/
  339. #define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_VIRT
  340. /*PCI video card used*/
  341. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
  342. /* video */
  343. #define CONFIG_VIDEO
  344. #if defined(CONFIG_VIDEO)
  345. #define CONFIG_BIOSEMU
  346. #define CONFIG_CFB_CONSOLE
  347. #define CONFIG_VIDEO_SW_CURSOR
  348. #define CONFIG_VGA_AS_SINGLE_DEVICE
  349. #define CONFIG_ATI_RADEON_FB
  350. #define CONFIG_VIDEO_LOGO
  351. /*#define CONFIG_CONSOLE_CURSOR*/
  352. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
  353. #endif
  354. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  355. #define CONFIG_DOS_PARTITION
  356. #define CONFIG_SCSI_AHCI
  357. #ifdef CONFIG_SCSI_AHCI
  358. #define CONFIG_SATA_ULI5288
  359. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  360. #define CONFIG_SYS_SCSI_MAX_LUN 1
  361. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  362. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  363. #endif
  364. #define CONFIG_MPC86XX_PCI2
  365. #endif /* CONFIG_PCI */
  366. #if defined(CONFIG_TSEC_ENET)
  367. #ifndef CONFIG_NET_MULTI
  368. #define CONFIG_NET_MULTI 1
  369. #endif
  370. #define CONFIG_MII 1 /* MII PHY management */
  371. #define CONFIG_TSEC1 1
  372. #define CONFIG_TSEC1_NAME "eTSEC1"
  373. #define CONFIG_TSEC2 1
  374. #define CONFIG_TSEC2_NAME "eTSEC2"
  375. #define CONFIG_TSEC3 1
  376. #define CONFIG_TSEC3_NAME "eTSEC3"
  377. #define CONFIG_TSEC4 1
  378. #define CONFIG_TSEC4_NAME "eTSEC4"
  379. #define TSEC1_PHY_ADDR 0
  380. #define TSEC2_PHY_ADDR 1
  381. #define TSEC3_PHY_ADDR 2
  382. #define TSEC4_PHY_ADDR 3
  383. #define TSEC1_PHYIDX 0
  384. #define TSEC2_PHYIDX 0
  385. #define TSEC3_PHYIDX 0
  386. #define TSEC4_PHYIDX 0
  387. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  388. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  389. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  390. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  391. #define CONFIG_ETHPRIME "eTSEC1"
  392. #endif /* CONFIG_TSEC_ENET */
  393. /* Contort an addr into the format needed for BATs */
  394. #ifdef CONFIG_PHYS_64BIT
  395. #define BAT_PHYS_ADDR(x) ((unsigned long) \
  396. ((x & 0x00000000ffffffffULL) | \
  397. ((x & 0x0000000e00000000ULL) >> 24) | \
  398. ((x & 0x0000000100000000ULL) >> 30)))
  399. #else
  400. #define BAT_PHYS_ADDR(x) (x)
  401. #endif
  402. /* Put high physical address bits into the BAT format */
  403. #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
  404. #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
  405. /*
  406. * BAT0 DDR
  407. */
  408. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  409. #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  410. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
  411. #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
  412. /*
  413. * BAT1 LBC (PIXIS/CF)
  414. */
  415. #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
  416. | BATL_PP_RW | BATL_CACHEINHIBIT | \
  417. BATL_GUARDEDSTORAGE)
  418. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
  419. | BATU_VS | BATU_VP)
  420. #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
  421. | BATL_PP_RW | BATL_MEMCOHERENCE)
  422. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  423. /* if CONFIG_PCI:
  424. * BAT2 PCI1 and PCI1 MEM
  425. * if CONFIG_RIO
  426. * BAT2 Rapidio Memory
  427. */
  428. #ifdef CONFIG_PCI
  429. #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
  430. | BATL_PP_RW | BATL_CACHEINHIBIT \
  431. | BATL_GUARDEDSTORAGE)
  432. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G \
  433. | BATU_VS | BATU_VP)
  434. #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
  435. | BATL_PP_RW | BATL_CACHEINHIBIT)
  436. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  437. #else /* CONFIG_RIO */
  438. #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
  439. | BATL_PP_RW | BATL_CACHEINHIBIT | \
  440. BATL_GUARDEDSTORAGE)
  441. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
  442. | BATU_VS | BATU_VP)
  443. #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
  444. | BATL_PP_RW | BATL_CACHEINHIBIT)
  445. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
  446. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  447. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
  448. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  449. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  450. #endif
  451. /*
  452. * BAT3 CCSR Space
  453. * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
  454. * instead. The assembler chokes on ULL.
  455. */
  456. #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
  457. | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  458. | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  459. | BATL_PP_RW | BATL_CACHEINHIBIT \
  460. | BATL_GUARDEDSTORAGE)
  461. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
  462. | BATU_VP)
  463. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
  464. | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  465. | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
  466. | BATL_PP_RW | BATL_CACHEINHIBIT)
  467. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  468. #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
  469. #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  470. | BATL_PP_RW | BATL_CACHEINHIBIT \
  471. | BATL_GUARDEDSTORAGE)
  472. #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
  473. | BATU_BL_1M | BATU_VS | BATU_VP)
  474. #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
  475. | BATL_PP_RW | BATL_CACHEINHIBIT)
  476. #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
  477. #endif
  478. /*
  479. * BAT4 PCI1_IO and PCI2_IO
  480. */
  481. #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
  482. | BATL_PP_RW | BATL_CACHEINHIBIT \
  483. | BATL_GUARDEDSTORAGE)
  484. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
  485. | BATU_VS | BATU_VP)
  486. #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
  487. | BATL_PP_RW | BATL_CACHEINHIBIT)
  488. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  489. /*
  490. * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
  491. */
  492. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  493. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  494. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  495. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  496. /*
  497. * BAT6 FLASH
  498. */
  499. #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  500. | BATL_PP_RW | BATL_CACHEINHIBIT \
  501. | BATL_GUARDEDSTORAGE)
  502. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
  503. | BATU_VP)
  504. #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
  505. | BATL_PP_RW | BATL_MEMCOHERENCE)
  506. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  507. /* Map the last 1M of flash where we're running from reset */
  508. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  509. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  510. #define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  511. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  512. | BATL_MEMCOHERENCE)
  513. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  514. /*
  515. * BAT7 FREE - used later for tmp mappings
  516. */
  517. #define CONFIG_SYS_DBAT7L 0x00000000
  518. #define CONFIG_SYS_DBAT7U 0x00000000
  519. #define CONFIG_SYS_IBAT7L 0x00000000
  520. #define CONFIG_SYS_IBAT7U 0x00000000
  521. /*
  522. * Environment
  523. */
  524. #ifndef CONFIG_SYS_RAMBOOT
  525. #define CONFIG_ENV_IS_IN_FLASH 1
  526. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
  527. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  528. #else
  529. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  530. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  531. #endif
  532. #define CONFIG_ENV_SIZE 0x2000
  533. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  534. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  535. /*
  536. * BOOTP options
  537. */
  538. #define CONFIG_BOOTP_BOOTFILESIZE
  539. #define CONFIG_BOOTP_BOOTPATH
  540. #define CONFIG_BOOTP_GATEWAY
  541. #define CONFIG_BOOTP_HOSTNAME
  542. /*
  543. * Command line configuration.
  544. */
  545. #include <config_cmd_default.h>
  546. #define CONFIG_CMD_PING
  547. #define CONFIG_CMD_I2C
  548. #define CONFIG_CMD_REGINFO
  549. #if defined(CONFIG_SYS_RAMBOOT)
  550. #undef CONFIG_CMD_SAVEENV
  551. #endif
  552. #if defined(CONFIG_PCI)
  553. #define CONFIG_CMD_PCI
  554. #define CONFIG_CMD_SCSI
  555. #define CONFIG_CMD_EXT2
  556. #define CONFIG_CMD_USB
  557. #endif
  558. #undef CONFIG_WATCHDOG /* watchdog disabled */
  559. /*
  560. * Miscellaneous configurable options
  561. */
  562. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  563. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  564. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  565. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  566. #if defined(CONFIG_CMD_KGDB)
  567. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  568. #else
  569. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  570. #endif
  571. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  572. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  573. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  574. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  575. /*
  576. * For booting Linux, the board info and command line data
  577. * have to be in the first 8 MB of memory, since this is
  578. * the maximum mapped by the Linux kernel during initialization.
  579. */
  580. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  581. /*
  582. * Internal Definitions
  583. *
  584. * Boot Flags
  585. */
  586. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  587. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  588. #if defined(CONFIG_CMD_KGDB)
  589. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  590. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  591. #endif
  592. /*
  593. * Environment Configuration
  594. */
  595. /* The mac addresses for all ethernet interface */
  596. #if defined(CONFIG_TSEC_ENET)
  597. #define CONFIG_ETHADDR 00:E0:0C:00:00:01
  598. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  599. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  600. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  601. #endif
  602. #define CONFIG_HAS_ETH0 1
  603. #define CONFIG_HAS_ETH1 1
  604. #define CONFIG_HAS_ETH2 1
  605. #define CONFIG_HAS_ETH3 1
  606. #define CONFIG_IPADDR 192.168.1.100
  607. #define CONFIG_HOSTNAME unknown
  608. #define CONFIG_ROOTPATH /opt/nfsroot
  609. #define CONFIG_BOOTFILE uImage
  610. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  611. #define CONFIG_SERVERIP 192.168.1.1
  612. #define CONFIG_GATEWAYIP 192.168.1.1
  613. #define CONFIG_NETMASK 255.255.255.0
  614. /* default location for tftp and bootm */
  615. #define CONFIG_LOADADDR 1000000
  616. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  617. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  618. #define CONFIG_BAUDRATE 115200
  619. #define CONFIG_EXTRA_ENV_SETTINGS \
  620. "netdev=eth0\0" \
  621. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  622. "tftpflash=tftpboot $loadaddr $uboot; " \
  623. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  624. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  625. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  626. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  627. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  628. "consoledev=ttyS0\0" \
  629. "ramdiskaddr=2000000\0" \
  630. "ramdiskfile=your.ramdisk.u-boot\0" \
  631. "fdtaddr=c00000\0" \
  632. "fdtfile=mpc8641_hpcn.dtb\0" \
  633. "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
  634. "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
  635. "maxcpus=2"
  636. #define CONFIG_NFSBOOTCOMMAND \
  637. "setenv bootargs root=/dev/nfs rw " \
  638. "nfsroot=$serverip:$rootpath " \
  639. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  640. "console=$consoledev,$baudrate $othbootargs;" \
  641. "tftp $loadaddr $bootfile;" \
  642. "tftp $fdtaddr $fdtfile;" \
  643. "bootm $loadaddr - $fdtaddr"
  644. #define CONFIG_RAMBOOTCOMMAND \
  645. "setenv bootargs root=/dev/ram rw " \
  646. "console=$consoledev,$baudrate $othbootargs;" \
  647. "tftp $ramdiskaddr $ramdiskfile;" \
  648. "tftp $loadaddr $bootfile;" \
  649. "tftp $fdtaddr $fdtfile;" \
  650. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  651. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  652. #endif /* __CONFIG_H */