cms700.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * (C) Copyright 2005-2007
  3. * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. extern void lxt971_no_sleep(void);
  30. /* fpga configuration data - not compressed, generated by bin2c */
  31. const unsigned char fpgadata[] =
  32. {
  33. #include "fpgadata.c"
  34. };
  35. int filesize = sizeof(fpgadata);
  36. int board_early_init_f (void)
  37. {
  38. /*
  39. * IRQ 0-15 405GP internally generated; active high; level sensitive
  40. * IRQ 16 405GP internally generated; active low; level sensitive
  41. * IRQ 17-24 RESERVED
  42. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  43. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  44. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  45. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  46. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  47. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  48. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  49. */
  50. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  51. mtdcr(uicer, 0x00000000); /* disable all ints */
  52. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  53. mtdcr(uicpr, 0xFFFFFF80); /* set int polarities */
  54. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  55. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest priority*/
  56. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  57. /*
  58. * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
  59. */
  60. mtebc (epcr, 0xa8400000); /* ebc always driven */
  61. /*
  62. * Reset CPLD via GPIO12 (CS3) pin
  63. */
  64. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) & ~CFG_PLD_RESET);
  65. udelay(1000); /* wait 1ms */
  66. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CFG_PLD_RESET);
  67. udelay(1000); /* wait 1ms */
  68. return 0;
  69. }
  70. /* ------------------------------------------------------------------------- */
  71. int misc_init_f (void)
  72. {
  73. return 0; /* dummy implementation */
  74. }
  75. int misc_init_r (void)
  76. {
  77. /* adjust flash start and offset */
  78. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  79. gd->bd->bi_flashoffset = 0;
  80. /*
  81. * Setup and enable EEPROM write protection
  82. */
  83. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CFG_EEPROM_WP);
  84. return (0);
  85. }
  86. /*
  87. * Check Board Identity:
  88. */
  89. int checkboard (void)
  90. {
  91. char str[64];
  92. int flashcnt;
  93. int delay;
  94. volatile unsigned char *led_reg = (unsigned char *)((ulong)CFG_PLD_BASE + 0x1000);
  95. volatile unsigned char *ver_reg = (unsigned char *)((ulong)CFG_PLD_BASE + 0x1001);
  96. puts ("Board: ");
  97. if (getenv_r("serial#", str, sizeof(str)) == -1) {
  98. puts ("### No HW ID - assuming CMS700");
  99. } else {
  100. puts(str);
  101. }
  102. printf(" (PLD-Version=%02d)\n", *ver_reg);
  103. /*
  104. * Flash LEDs
  105. */
  106. for (flashcnt = 0; flashcnt < 3; flashcnt++) {
  107. *led_reg = 0x00; /* LEDs off */
  108. for (delay = 0; delay < 100; delay++)
  109. udelay(1000);
  110. *led_reg = 0x0f; /* LEDs on */
  111. for (delay = 0; delay < 50; delay++)
  112. udelay(1000);
  113. }
  114. *led_reg = 0x70;
  115. return 0;
  116. }
  117. /* ------------------------------------------------------------------------- */
  118. long int initdram (int board_type)
  119. {
  120. unsigned long val;
  121. mtdcr(memcfga, mem_mb0cf);
  122. val = mfdcr(memcfgd);
  123. return (4*1024*1024 << ((val & 0x000e0000) >> 17));
  124. }
  125. /* ------------------------------------------------------------------------- */
  126. #if defined(CFG_EEPROM_WREN)
  127. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  128. * <state> -1: deliver current state
  129. * 0: disable write
  130. * 1: enable write
  131. * Returns: -1: wrong device address
  132. * 0: dis-/en- able done
  133. * 0/1: current state if <state> was -1.
  134. */
  135. int eeprom_write_enable (unsigned dev_addr, int state)
  136. {
  137. if (CFG_I2C_EEPROM_ADDR != dev_addr) {
  138. return -1;
  139. } else {
  140. switch (state) {
  141. case 1:
  142. /* Enable write access, clear bit GPIO_SINT2. */
  143. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) & ~CFG_EEPROM_WP);
  144. state = 0;
  145. break;
  146. case 0:
  147. /* Disable write access, set bit GPIO_SINT2. */
  148. out_be32((void *)GPIO0_OR, in_be32((void *)GPIO0_OR) | CFG_EEPROM_WP);
  149. state = 0;
  150. break;
  151. default:
  152. /* Read current status back. */
  153. state = (0 == (in_be32((void *)GPIO0_OR) & CFG_EEPROM_WP));
  154. break;
  155. }
  156. }
  157. return state;
  158. }
  159. int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  160. {
  161. int query = argc == 1;
  162. int state = 0;
  163. if (query) {
  164. /* Query write access state. */
  165. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, -1);
  166. if (state < 0) {
  167. puts ("Query of write access state failed.\n");
  168. } else {
  169. printf ("Write access for device 0x%0x is %sabled.\n",
  170. CFG_I2C_EEPROM_ADDR, state ? "en" : "dis");
  171. state = 0;
  172. }
  173. } else {
  174. if ('0' == argv[1][0]) {
  175. /* Disable write access. */
  176. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, 0);
  177. } else {
  178. /* Enable write access. */
  179. state = eeprom_write_enable (CFG_I2C_EEPROM_ADDR, 1);
  180. }
  181. if (state < 0) {
  182. puts ("Setup of write access state failed.\n");
  183. }
  184. }
  185. return state;
  186. }
  187. U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
  188. "eepwren - Enable / disable / query EEPROM write access\n",
  189. NULL);
  190. #endif /* #if defined(CFG_EEPROM_WREN) */
  191. /* ------------------------------------------------------------------------- */
  192. void reset_phy(void)
  193. {
  194. #ifdef CONFIG_LXT971_NO_SLEEP
  195. /*
  196. * Disable sleep mode in LXT971
  197. */
  198. lxt971_no_sleep();
  199. #endif
  200. }