clock.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/errno.h>
  25. #include <asm/arch/imx-regs.h>
  26. #include <asm/arch/ccm_regs.h>
  27. #include <asm/arch/clock.h>
  28. enum pll_clocks {
  29. PLL_SYS, /* System PLL */
  30. PLL_BUS, /* System Bus PLL*/
  31. PLL_USBOTG, /* OTG USB PLL */
  32. PLL_ENET, /* ENET PLL */
  33. };
  34. struct imx_ccm_reg *imx_ccm = (struct imx_ccm_reg *)CCM_BASE_ADDR;
  35. void enable_usboh3_clk(unsigned char enable)
  36. {
  37. u32 reg;
  38. reg = __raw_readl(&imx_ccm->CCGR6);
  39. if (enable)
  40. reg |= MXC_CCM_CCGR_CG_MASK << MXC_CCM_CCGR0_CG0_OFFSET;
  41. else
  42. reg &= ~(MXC_CCM_CCGR_CG_MASK << MXC_CCM_CCGR0_CG0_OFFSET);
  43. __raw_writel(reg, &imx_ccm->CCGR6);
  44. }
  45. static u32 decode_pll(enum pll_clocks pll, u32 infreq)
  46. {
  47. u32 div;
  48. switch (pll) {
  49. case PLL_SYS:
  50. div = __raw_readl(&imx_ccm->analog_pll_sys);
  51. div &= BM_ANADIG_PLL_SYS_DIV_SELECT;
  52. return infreq * (div >> 1);
  53. case PLL_BUS:
  54. div = __raw_readl(&imx_ccm->analog_pll_528);
  55. div &= BM_ANADIG_PLL_528_DIV_SELECT;
  56. return infreq * (20 + (div << 1));
  57. case PLL_USBOTG:
  58. div = __raw_readl(&imx_ccm->analog_usb1_pll_480_ctrl);
  59. div &= BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT;
  60. return infreq * (20 + (div << 1));
  61. case PLL_ENET:
  62. div = __raw_readl(&imx_ccm->analog_pll_enet);
  63. div &= BM_ANADIG_PLL_ENET_DIV_SELECT;
  64. return (div == 3 ? 125000000 : 25000000 * (div << 1));
  65. default:
  66. return 0;
  67. }
  68. /* NOTREACHED */
  69. }
  70. static u32 get_mcu_main_clk(void)
  71. {
  72. u32 reg, freq;
  73. reg = __raw_readl(&imx_ccm->cacrr);
  74. reg &= MXC_CCM_CACRR_ARM_PODF_MASK;
  75. reg >>= MXC_CCM_CACRR_ARM_PODF_OFFSET;
  76. freq = decode_pll(PLL_SYS, CONFIG_SYS_MX6_HCLK);
  77. return freq / (reg + 1);
  78. }
  79. static u32 get_periph_clk(void)
  80. {
  81. u32 reg, freq = 0;
  82. reg = __raw_readl(&imx_ccm->cbcdr);
  83. if (reg & MXC_CCM_CBCDR_PERIPH_CLK_SEL) {
  84. reg = __raw_readl(&imx_ccm->cbcmr);
  85. reg &= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK;
  86. reg >>= MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET;
  87. switch (reg) {
  88. case 0:
  89. freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  90. break;
  91. case 1:
  92. case 2:
  93. freq = CONFIG_SYS_MX6_HCLK;
  94. break;
  95. default:
  96. break;
  97. }
  98. } else {
  99. reg = __raw_readl(&imx_ccm->cbcmr);
  100. reg &= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK;
  101. reg >>= MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET;
  102. switch (reg) {
  103. case 0:
  104. freq = decode_pll(PLL_BUS, CONFIG_SYS_MX6_HCLK);
  105. break;
  106. case 1:
  107. freq = PLL2_PFD2_FREQ;
  108. break;
  109. case 2:
  110. freq = PLL2_PFD0_FREQ;
  111. break;
  112. case 3:
  113. freq = PLL2_PFD2_DIV_FREQ;
  114. break;
  115. default:
  116. break;
  117. }
  118. }
  119. return freq;
  120. }
  121. static u32 get_ahb_clk(void)
  122. {
  123. u32 reg, ahb_podf;
  124. reg = __raw_readl(&imx_ccm->cbcdr);
  125. reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
  126. ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
  127. return get_periph_clk() / (ahb_podf + 1);
  128. }
  129. static u32 get_ipg_clk(void)
  130. {
  131. u32 reg, ipg_podf;
  132. reg = __raw_readl(&imx_ccm->cbcdr);
  133. reg &= MXC_CCM_CBCDR_IPG_PODF_MASK;
  134. ipg_podf = reg >> MXC_CCM_CBCDR_IPG_PODF_OFFSET;
  135. return get_ahb_clk() / (ipg_podf + 1);
  136. }
  137. static u32 get_ipg_per_clk(void)
  138. {
  139. u32 reg, perclk_podf;
  140. reg = __raw_readl(&imx_ccm->cscmr1);
  141. perclk_podf = reg & MXC_CCM_CSCMR1_PERCLK_PODF_MASK;
  142. return get_ipg_clk() / (perclk_podf + 1);
  143. }
  144. static u32 get_uart_clk(void)
  145. {
  146. u32 reg, uart_podf;
  147. reg = __raw_readl(&imx_ccm->cscdr1);
  148. reg &= MXC_CCM_CSCDR1_UART_CLK_PODF_MASK;
  149. uart_podf = reg >> MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET;
  150. return PLL3_80M / (uart_podf + 1);
  151. }
  152. static u32 get_cspi_clk(void)
  153. {
  154. u32 reg, cspi_podf;
  155. reg = __raw_readl(&imx_ccm->cscdr2);
  156. reg &= MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK;
  157. cspi_podf = reg >> MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET;
  158. return PLL3_60M / (cspi_podf + 1);
  159. }
  160. static u32 get_axi_clk(void)
  161. {
  162. u32 root_freq, axi_podf;
  163. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  164. axi_podf = cbcdr & MXC_CCM_CBCDR_AXI_PODF_MASK;
  165. axi_podf >>= MXC_CCM_CBCDR_AXI_PODF_OFFSET;
  166. if (cbcdr & MXC_CCM_CBCDR_AXI_SEL) {
  167. if (cbcdr & MXC_CCM_CBCDR_AXI_ALT_SEL)
  168. root_freq = PLL2_PFD2_FREQ;
  169. else
  170. root_freq = PLL3_PFD1_FREQ;
  171. } else
  172. root_freq = get_periph_clk();
  173. return root_freq / (axi_podf + 1);
  174. }
  175. static u32 get_emi_slow_clk(void)
  176. {
  177. u32 emi_clk_sel, emi_slow_pof, cscmr1, root_freq = 0;
  178. cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  179. emi_clk_sel = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK;
  180. emi_clk_sel >>= MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET;
  181. emi_slow_pof = cscmr1 & MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK;
  182. emi_slow_pof >>= MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET;
  183. switch (emi_clk_sel) {
  184. case 0:
  185. root_freq = get_axi_clk();
  186. break;
  187. case 1:
  188. root_freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  189. break;
  190. case 2:
  191. root_freq = PLL2_PFD2_FREQ;
  192. break;
  193. case 3:
  194. root_freq = PLL2_PFD0_FREQ;
  195. break;
  196. }
  197. return root_freq / (emi_slow_pof + 1);
  198. }
  199. static u32 get_mmdc_ch0_clk(void)
  200. {
  201. u32 cbcdr = __raw_readl(&imx_ccm->cbcdr);
  202. u32 mmdc_ch0_podf = (cbcdr & MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK) >>
  203. MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET;
  204. return get_periph_clk() / (mmdc_ch0_podf + 1);
  205. }
  206. static u32 get_usdhc_clk(u32 port)
  207. {
  208. u32 root_freq = 0, usdhc_podf = 0, clk_sel = 0;
  209. u32 cscmr1 = __raw_readl(&imx_ccm->cscmr1);
  210. u32 cscdr1 = __raw_readl(&imx_ccm->cscdr1);
  211. switch (port) {
  212. case 0:
  213. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC1_PODF_MASK) >>
  214. MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET;
  215. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC1_CLK_SEL;
  216. break;
  217. case 1:
  218. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC2_PODF_MASK) >>
  219. MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET;
  220. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC2_CLK_SEL;
  221. break;
  222. case 2:
  223. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC3_PODF_MASK) >>
  224. MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET;
  225. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC3_CLK_SEL;
  226. break;
  227. case 3:
  228. usdhc_podf = (cscdr1 & MXC_CCM_CSCDR1_USDHC4_PODF_MASK) >>
  229. MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET;
  230. clk_sel = cscmr1 & MXC_CCM_CSCMR1_USDHC4_CLK_SEL;
  231. break;
  232. default:
  233. break;
  234. }
  235. if (clk_sel)
  236. root_freq = PLL2_PFD0_FREQ;
  237. else
  238. root_freq = PLL2_PFD2_FREQ;
  239. return root_freq / (usdhc_podf + 1);
  240. }
  241. u32 imx_get_uartclk(void)
  242. {
  243. return get_uart_clk();
  244. }
  245. u32 imx_get_fecclk(void)
  246. {
  247. return decode_pll(PLL_ENET, CONFIG_SYS_MX6_HCLK);
  248. }
  249. unsigned int mxc_get_clock(enum mxc_clock clk)
  250. {
  251. switch (clk) {
  252. case MXC_ARM_CLK:
  253. return get_mcu_main_clk();
  254. case MXC_PER_CLK:
  255. return get_periph_clk();
  256. case MXC_AHB_CLK:
  257. return get_ahb_clk();
  258. case MXC_IPG_CLK:
  259. return get_ipg_clk();
  260. case MXC_IPG_PERCLK:
  261. return get_ipg_per_clk();
  262. case MXC_UART_CLK:
  263. return get_uart_clk();
  264. case MXC_CSPI_CLK:
  265. return get_cspi_clk();
  266. case MXC_AXI_CLK:
  267. return get_axi_clk();
  268. case MXC_EMI_SLOW_CLK:
  269. return get_emi_slow_clk();
  270. case MXC_DDR_CLK:
  271. return get_mmdc_ch0_clk();
  272. case MXC_ESDHC_CLK:
  273. return get_usdhc_clk(0);
  274. case MXC_ESDHC2_CLK:
  275. return get_usdhc_clk(1);
  276. case MXC_ESDHC3_CLK:
  277. return get_usdhc_clk(2);
  278. case MXC_ESDHC4_CLK:
  279. return get_usdhc_clk(3);
  280. case MXC_SATA_CLK:
  281. return get_ahb_clk();
  282. default:
  283. break;
  284. }
  285. return -1;
  286. }
  287. /*
  288. * Dump some core clockes.
  289. */
  290. int do_mx6_showclocks(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  291. {
  292. u32 freq;
  293. freq = decode_pll(PLL_SYS, CONFIG_SYS_MX6_HCLK);
  294. printf("PLL_SYS %8d MHz\n", freq / 1000000);
  295. freq = decode_pll(PLL_BUS, CONFIG_SYS_MX6_HCLK);
  296. printf("PLL_BUS %8d MHz\n", freq / 1000000);
  297. freq = decode_pll(PLL_USBOTG, CONFIG_SYS_MX6_HCLK);
  298. printf("PLL_OTG %8d MHz\n", freq / 1000000);
  299. freq = decode_pll(PLL_ENET, CONFIG_SYS_MX6_HCLK);
  300. printf("PLL_NET %8d MHz\n", freq / 1000000);
  301. printf("\n");
  302. printf("IPG %8d kHz\n", mxc_get_clock(MXC_IPG_CLK) / 1000);
  303. printf("UART %8d kHz\n", mxc_get_clock(MXC_UART_CLK) / 1000);
  304. printf("CSPI %8d kHz\n", mxc_get_clock(MXC_CSPI_CLK) / 1000);
  305. printf("AHB %8d kHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000);
  306. printf("AXI %8d kHz\n", mxc_get_clock(MXC_AXI_CLK) / 1000);
  307. printf("DDR %8d kHz\n", mxc_get_clock(MXC_DDR_CLK) / 1000);
  308. printf("USDHC1 %8d kHz\n", mxc_get_clock(MXC_ESDHC_CLK) / 1000);
  309. printf("USDHC2 %8d kHz\n", mxc_get_clock(MXC_ESDHC2_CLK) / 1000);
  310. printf("USDHC3 %8d kHz\n", mxc_get_clock(MXC_ESDHC3_CLK) / 1000);
  311. printf("USDHC4 %8d kHz\n", mxc_get_clock(MXC_ESDHC4_CLK) / 1000);
  312. printf("EMI SLOW %8d kHz\n", mxc_get_clock(MXC_EMI_SLOW_CLK) / 1000);
  313. printf("IPG PERCLK %8d kHz\n", mxc_get_clock(MXC_IPG_PERCLK) / 1000);
  314. return 0;
  315. }
  316. /***************************************************/
  317. U_BOOT_CMD(
  318. clocks, CONFIG_SYS_MAXARGS, 1, do_mx6_showclocks,
  319. "display clocks",
  320. ""
  321. );