mx6qsabrelite.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151
  1. /*
  2. * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <asm/io.h>
  24. #include <asm/arch/imx-regs.h>
  25. #include <asm/arch/mx6x_pins.h>
  26. #include <asm/arch/iomux-v3.h>
  27. #include <asm/errno.h>
  28. #include <asm/gpio.h>
  29. #include <mmc.h>
  30. #include <fsl_esdhc.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #define UART_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  33. PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  34. PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  35. #define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
  36. PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
  37. PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
  38. int dram_init(void)
  39. {
  40. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  41. return 0;
  42. }
  43. iomux_v3_cfg_t uart2_pads[] = {
  44. MX6Q_PAD_EIM_D26__UART2_TXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  45. MX6Q_PAD_EIM_D27__UART2_RXD | MUX_PAD_CTRL(UART_PAD_CTRL),
  46. };
  47. iomux_v3_cfg_t usdhc3_pads[] = {
  48. MX6Q_PAD_SD3_CLK__USDHC3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  49. MX6Q_PAD_SD3_CMD__USDHC3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  50. MX6Q_PAD_SD3_DAT0__USDHC3_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  51. MX6Q_PAD_SD3_DAT1__USDHC3_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  52. MX6Q_PAD_SD3_DAT2__USDHC3_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  53. MX6Q_PAD_SD3_DAT3__USDHC3_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  54. MX6Q_PAD_SD3_DAT5__GPIO_7_0 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  55. };
  56. iomux_v3_cfg_t usdhc4_pads[] = {
  57. MX6Q_PAD_SD4_CLK__USDHC4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  58. MX6Q_PAD_SD4_CMD__USDHC4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  59. MX6Q_PAD_SD4_DAT0__USDHC4_DAT0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  60. MX6Q_PAD_SD4_DAT1__USDHC4_DAT1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  61. MX6Q_PAD_SD4_DAT2__USDHC4_DAT2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  62. MX6Q_PAD_SD4_DAT3__USDHC4_DAT3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
  63. MX6Q_PAD_NANDF_D6__GPIO_2_6 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
  64. };
  65. static void setup_iomux_uart(void)
  66. {
  67. imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
  68. }
  69. #ifdef CONFIG_FSL_ESDHC
  70. struct fsl_esdhc_cfg usdhc_cfg[2] = {
  71. {USDHC3_BASE_ADDR, 1},
  72. {USDHC4_BASE_ADDR, 1},
  73. };
  74. int board_mmc_getcd(struct mmc *mmc)
  75. {
  76. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  77. int ret;
  78. if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
  79. gpio_direction_input(192); /*GPIO7_0*/
  80. ret = !gpio_get_value(192);
  81. } else {
  82. gpio_direction_input(38); /*GPIO2_6*/
  83. ret = !gpio_get_value(38);
  84. }
  85. return ret;
  86. }
  87. int board_mmc_init(bd_t *bis)
  88. {
  89. s32 status = 0;
  90. u32 index = 0;
  91. for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
  92. switch (index) {
  93. case 0:
  94. imx_iomux_v3_setup_multiple_pads(
  95. usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
  96. break;
  97. case 1:
  98. imx_iomux_v3_setup_multiple_pads(
  99. usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
  100. break;
  101. default:
  102. printf("Warning: you configured more USDHC controllers"
  103. "(%d) then supported by the board (%d)\n",
  104. index + 1, CONFIG_SYS_FSL_USDHC_NUM);
  105. return status;
  106. }
  107. status |= fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
  108. }
  109. return status;
  110. }
  111. #endif
  112. int board_early_init_f(void)
  113. {
  114. setup_iomux_uart();
  115. return 0;
  116. }
  117. int board_init(void)
  118. {
  119. /* address of boot parameters */
  120. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  121. return 0;
  122. }
  123. int checkboard(void)
  124. {
  125. puts("Board: MX6Q-Sabre Lite\n");
  126. return 0;
  127. }