fsl_ddr_sdram.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #ifndef FSL_DDR_MEMCTL_H
  9. #define FSL_DDR_MEMCTL_H
  10. /*
  11. * Pick a basic DDR Technology.
  12. */
  13. #include <ddr_spd.h>
  14. #define SDRAM_TYPE_DDR1 2
  15. #define SDRAM_TYPE_DDR2 3
  16. #define SDRAM_TYPE_LPDDR1 6
  17. #define SDRAM_TYPE_DDR3 7
  18. #define DDR_BL4 4 /* burst length 4 */
  19. #define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
  20. #define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
  21. #define DDR_BL8 8 /* burst length 8 */
  22. #if defined(CONFIG_FSL_DDR1)
  23. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
  24. typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
  25. #ifndef CONFIG_FSL_SDRAM_TYPE
  26. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
  27. #endif
  28. #elif defined(CONFIG_FSL_DDR2)
  29. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
  30. typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
  31. #ifndef CONFIG_FSL_SDRAM_TYPE
  32. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
  33. #endif
  34. #elif defined(CONFIG_FSL_DDR3)
  35. #define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
  36. typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
  37. #ifndef CONFIG_FSL_SDRAM_TYPE
  38. #define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
  39. #endif
  40. #endif /* #if defined(CONFIG_FSL_DDR1) */
  41. /* define bank(chip select) interleaving mode */
  42. #define FSL_DDR_CS0_CS1 0x40
  43. #define FSL_DDR_CS2_CS3 0x20
  44. #define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
  45. #define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
  46. /* define memory controller interleaving mode */
  47. #define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
  48. #define FSL_DDR_PAGE_INTERLEAVING 0x1
  49. #define FSL_DDR_BANK_INTERLEAVING 0x2
  50. #define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
  51. /* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
  52. */
  53. #define SDRAM_CFG_MEM_EN 0x80000000
  54. #define SDRAM_CFG_SREN 0x40000000
  55. #define SDRAM_CFG_ECC_EN 0x20000000
  56. #define SDRAM_CFG_RD_EN 0x10000000
  57. #define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
  58. #define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
  59. #define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
  60. #define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
  61. #define SDRAM_CFG_DYN_PWR 0x00200000
  62. #define SDRAM_CFG_32_BE 0x00080000
  63. #define SDRAM_CFG_8_BE 0x00040000
  64. #define SDRAM_CFG_NCAP 0x00020000
  65. #define SDRAM_CFG_2T_EN 0x00008000
  66. #define SDRAM_CFG_BI 0x00000001
  67. #if defined(CONFIG_P4080)
  68. #define RD_TO_PRE_MASK 0xf
  69. #define RD_TO_PRE_SHIFT 13
  70. #define WR_DATA_DELAY_MASK 0xf
  71. #define WR_DATA_DELAY_SHIFT 9
  72. #else
  73. #define RD_TO_PRE_MASK 0x7
  74. #define RD_TO_PRE_SHIFT 13
  75. #define WR_DATA_DELAY_MASK 0x7
  76. #define WR_DATA_DELAY_SHIFT 10
  77. #endif
  78. /* Record of register values computed */
  79. typedef struct fsl_ddr_cfg_regs_s {
  80. struct {
  81. unsigned int bnds;
  82. unsigned int config;
  83. unsigned int config_2;
  84. } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
  85. unsigned int timing_cfg_3;
  86. unsigned int timing_cfg_0;
  87. unsigned int timing_cfg_1;
  88. unsigned int timing_cfg_2;
  89. unsigned int ddr_sdram_cfg;
  90. unsigned int ddr_sdram_cfg_2;
  91. unsigned int ddr_sdram_mode;
  92. unsigned int ddr_sdram_mode_2;
  93. unsigned int ddr_sdram_md_cntl;
  94. unsigned int ddr_sdram_interval;
  95. unsigned int ddr_data_init;
  96. unsigned int ddr_sdram_clk_cntl;
  97. unsigned int ddr_init_addr;
  98. unsigned int ddr_init_ext_addr;
  99. unsigned int timing_cfg_4;
  100. unsigned int timing_cfg_5;
  101. unsigned int ddr_zq_cntl;
  102. unsigned int ddr_wrlvl_cntl;
  103. unsigned int ddr_pd_cntl;
  104. unsigned int ddr_sr_cntr;
  105. unsigned int ddr_sdram_rcw_1;
  106. unsigned int ddr_sdram_rcw_2;
  107. } fsl_ddr_cfg_regs_t;
  108. typedef struct memctl_options_partial_s {
  109. unsigned int all_DIMMs_ECC_capable;
  110. unsigned int all_DIMMs_tCKmax_ps;
  111. unsigned int all_DIMMs_burst_lengths_bitmask;
  112. unsigned int all_DIMMs_registered;
  113. unsigned int all_DIMMs_unbuffered;
  114. /* unsigned int lowest_common_SPD_caslat; */
  115. unsigned int all_DIMMs_minimum_tRCD_ps;
  116. } memctl_options_partial_t;
  117. /*
  118. * Generalized parameters for memory controller configuration,
  119. * might be a little specific to the FSL memory controller
  120. */
  121. typedef struct memctl_options_s {
  122. /*
  123. * Memory organization parameters
  124. *
  125. * if DIMM is present in the system
  126. * where DIMMs are with respect to chip select
  127. * where chip selects are with respect to memory boundaries
  128. */
  129. unsigned int registered_dimm_en; /* use registered DIMM support */
  130. /* Options local to a Chip Select */
  131. struct cs_local_opts_s {
  132. unsigned int auto_precharge;
  133. unsigned int odt_rd_cfg;
  134. unsigned int odt_wr_cfg;
  135. } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
  136. /* Special configurations for chip select */
  137. unsigned int memctl_interleaving;
  138. unsigned int memctl_interleaving_mode;
  139. unsigned int ba_intlv_ctl;
  140. /* Operational mode parameters */
  141. unsigned int ECC_mode; /* Use ECC? */
  142. /* Initialize ECC using memory controller? */
  143. unsigned int ECC_init_using_memctl;
  144. unsigned int DQS_config; /* Use DQS? maybe only with DDR2? */
  145. /* SREN - self-refresh during sleep */
  146. unsigned int self_refresh_in_sleep;
  147. unsigned int dynamic_power; /* DYN_PWR */
  148. /* memory data width to use (16-bit, 32-bit, 64-bit) */
  149. unsigned int data_bus_width;
  150. unsigned int burst_length; /* BL4, OTF and BL8 */
  151. /* On-The-Fly Burst Chop enable */
  152. unsigned int OTF_burst_chop_en;
  153. /* mirrior DIMMs for DDR3 */
  154. unsigned int mirrored_dimm;
  155. /* Global Timing Parameters */
  156. unsigned int cas_latency_override;
  157. unsigned int cas_latency_override_value;
  158. unsigned int use_derated_caslat;
  159. unsigned int additive_latency_override;
  160. unsigned int additive_latency_override_value;
  161. unsigned int clk_adjust; /* */
  162. unsigned int cpo_override;
  163. unsigned int write_data_delay; /* DQS adjust */
  164. unsigned int half_strength_driver_enable;
  165. unsigned int twoT_en;
  166. unsigned int threeT_en;
  167. unsigned int bstopre;
  168. unsigned int tCKE_clock_pulse_width_ps; /* tCKE */
  169. unsigned int tFAW_window_four_activates_ps; /* tFAW -- FOUR_ACT */
  170. /* Rtt impedance */
  171. unsigned int rtt_override; /* rtt_override enable */
  172. unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
  173. /* Automatic self refresh */
  174. unsigned int auto_self_refresh_en;
  175. unsigned int sr_it;
  176. /* ZQ calibration */
  177. unsigned int zq_en;
  178. /* Write leveling */
  179. unsigned int wrlvl_en;
  180. } memctl_options_t;
  181. extern phys_size_t fsl_ddr_sdram(void);
  182. #endif