omap_hsmmc.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Sukumar Ghorai <s-ghorai@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <config.h>
  25. #include <common.h>
  26. #include <mmc.h>
  27. #include <part.h>
  28. #include <i2c.h>
  29. #include <twl4030.h>
  30. #include <twl6030.h>
  31. #include <asm/io.h>
  32. #include <asm/arch/mmc_host_def.h>
  33. #include <asm/arch/sys_proto.h>
  34. /* If we fail after 1 second wait, something is really bad */
  35. #define MAX_RETRY_MS 1000
  36. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
  37. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  38. unsigned int siz);
  39. static struct mmc hsmmc_dev[2];
  40. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  41. static void omap4_vmmc_pbias_config(struct mmc *mmc)
  42. {
  43. u32 value = 0;
  44. struct omap4_sys_ctrl_regs *const ctrl =
  45. (struct omap4_sys_ctrl_regs *)SYSCTRL_GENERAL_CORE_BASE;
  46. value = readl(&ctrl->control_pbiaslite);
  47. value &= ~(MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ);
  48. writel(value, &ctrl->control_pbiaslite);
  49. /* set VMMC to 3V */
  50. twl6030_power_mmc_init();
  51. value = readl(&ctrl->control_pbiaslite);
  52. value |= MMC1_PBIASLITE_VMODE | MMC1_PBIASLITE_PWRDNZ | MMC1_PWRDNZ;
  53. writel(value, &ctrl->control_pbiaslite);
  54. }
  55. #endif
  56. unsigned char mmc_board_init(struct mmc *mmc)
  57. {
  58. #if defined(CONFIG_TWL4030_POWER)
  59. twl4030_power_mmc_init();
  60. #endif
  61. #if defined(CONFIG_OMAP34XX)
  62. t2_t *t2_base = (t2_t *)T2_BASE;
  63. struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
  64. writel(readl(&t2_base->pbias_lite) | PBIASLITEPWRDNZ1 |
  65. PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
  66. &t2_base->pbias_lite);
  67. writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
  68. &t2_base->devconf0);
  69. writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
  70. &t2_base->devconf1);
  71. /* Change from default of 52MHz to 26MHz if necessary */
  72. if (!(mmc->host_caps & MMC_MODE_HS_52MHz))
  73. writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
  74. &t2_base->ctl_prog_io1);
  75. writel(readl(&prcm_base->fclken1_core) |
  76. EN_MMC1 | EN_MMC2 | EN_MMC3,
  77. &prcm_base->fclken1_core);
  78. writel(readl(&prcm_base->iclken1_core) |
  79. EN_MMC1 | EN_MMC2 | EN_MMC3,
  80. &prcm_base->iclken1_core);
  81. #endif
  82. #if defined(CONFIG_OMAP44XX) && defined(CONFIG_TWL6030_POWER)
  83. /* PBIAS config needed for MMC1 only */
  84. if (mmc->block_dev.dev == 0)
  85. omap4_vmmc_pbias_config(mmc);
  86. #endif
  87. return 0;
  88. }
  89. void mmc_init_stream(struct hsmmc *mmc_base)
  90. {
  91. ulong start;
  92. writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);
  93. writel(MMC_CMD0, &mmc_base->cmd);
  94. start = get_timer(0);
  95. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  96. if (get_timer(0) - start > MAX_RETRY_MS) {
  97. printf("%s: timedout waiting for cc!\n", __func__);
  98. return;
  99. }
  100. }
  101. writel(CC_MASK, &mmc_base->stat)
  102. ;
  103. writel(MMC_CMD0, &mmc_base->cmd)
  104. ;
  105. start = get_timer(0);
  106. while (!(readl(&mmc_base->stat) & CC_MASK)) {
  107. if (get_timer(0) - start > MAX_RETRY_MS) {
  108. printf("%s: timedout waiting for cc2!\n", __func__);
  109. return;
  110. }
  111. }
  112. writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
  113. }
  114. static int mmc_init_setup(struct mmc *mmc)
  115. {
  116. struct hsmmc *mmc_base = (struct hsmmc *)mmc->priv;
  117. unsigned int reg_val;
  118. unsigned int dsor;
  119. ulong start;
  120. mmc_board_init(mmc);
  121. writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
  122. &mmc_base->sysconfig);
  123. start = get_timer(0);
  124. while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
  125. if (get_timer(0) - start > MAX_RETRY_MS) {
  126. printf("%s: timedout waiting for cc2!\n", __func__);
  127. return TIMEOUT;
  128. }
  129. }
  130. writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
  131. start = get_timer(0);
  132. while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
  133. if (get_timer(0) - start > MAX_RETRY_MS) {
  134. printf("%s: timedout waiting for softresetall!\n",
  135. __func__);
  136. return TIMEOUT;
  137. }
  138. }
  139. writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
  140. writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
  141. &mmc_base->capa);
  142. reg_val = readl(&mmc_base->con) & RESERVED_MASK;
  143. writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
  144. MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
  145. HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);
  146. dsor = 240;
  147. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  148. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  149. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  150. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  151. start = get_timer(0);
  152. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  153. if (get_timer(0) - start > MAX_RETRY_MS) {
  154. printf("%s: timedout waiting for ics!\n", __func__);
  155. return TIMEOUT;
  156. }
  157. }
  158. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  159. writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);
  160. writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
  161. IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
  162. &mmc_base->ie);
  163. mmc_init_stream(mmc_base);
  164. return 0;
  165. }
  166. static int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
  167. struct mmc_data *data)
  168. {
  169. struct hsmmc *mmc_base = (struct hsmmc *)mmc->priv;
  170. unsigned int flags, mmc_stat;
  171. ulong start;
  172. start = get_timer(0);
  173. while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
  174. if (get_timer(0) - start > MAX_RETRY_MS) {
  175. printf("%s: timedout waiting on cmd inhibit to clear\n",
  176. __func__);
  177. return TIMEOUT;
  178. }
  179. }
  180. writel(0xFFFFFFFF, &mmc_base->stat);
  181. start = get_timer(0);
  182. while (readl(&mmc_base->stat)) {
  183. if (get_timer(0) - start > MAX_RETRY_MS) {
  184. printf("%s: timedout waiting for stat!\n", __func__);
  185. return TIMEOUT;
  186. }
  187. }
  188. /*
  189. * CMDREG
  190. * CMDIDX[13:8] : Command index
  191. * DATAPRNT[5] : Data Present Select
  192. * ENCMDIDX[4] : Command Index Check Enable
  193. * ENCMDCRC[3] : Command CRC Check Enable
  194. * RSPTYP[1:0]
  195. * 00 = No Response
  196. * 01 = Length 136
  197. * 10 = Length 48
  198. * 11 = Length 48 Check busy after response
  199. */
  200. /* Delay added before checking the status of frq change
  201. * retry not supported by mmc.c(core file)
  202. */
  203. if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
  204. udelay(50000); /* wait 50 ms */
  205. if (!(cmd->resp_type & MMC_RSP_PRESENT))
  206. flags = 0;
  207. else if (cmd->resp_type & MMC_RSP_136)
  208. flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
  209. else if (cmd->resp_type & MMC_RSP_BUSY)
  210. flags = RSP_TYPE_LGHT48B;
  211. else
  212. flags = RSP_TYPE_LGHT48;
  213. /* enable default flags */
  214. flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
  215. MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);
  216. if (cmd->resp_type & MMC_RSP_CRC)
  217. flags |= CCCE_CHECK;
  218. if (cmd->resp_type & MMC_RSP_OPCODE)
  219. flags |= CICE_CHECK;
  220. if (data) {
  221. if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
  222. (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
  223. flags |= (MSBS_MULTIBLK | BCE_ENABLE);
  224. data->blocksize = 512;
  225. writel(data->blocksize | (data->blocks << 16),
  226. &mmc_base->blk);
  227. } else
  228. writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);
  229. if (data->flags & MMC_DATA_READ)
  230. flags |= (DP_DATA | DDIR_READ);
  231. else
  232. flags |= (DP_DATA | DDIR_WRITE);
  233. }
  234. writel(cmd->cmdarg, &mmc_base->arg);
  235. writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);
  236. start = get_timer(0);
  237. do {
  238. mmc_stat = readl(&mmc_base->stat);
  239. if (get_timer(0) - start > MAX_RETRY_MS) {
  240. printf("%s : timeout: No status update\n", __func__);
  241. return TIMEOUT;
  242. }
  243. } while (!mmc_stat);
  244. if ((mmc_stat & IE_CTO) != 0)
  245. return TIMEOUT;
  246. else if ((mmc_stat & ERRI_MASK) != 0)
  247. return -1;
  248. if (mmc_stat & CC_MASK) {
  249. writel(CC_MASK, &mmc_base->stat);
  250. if (cmd->resp_type & MMC_RSP_PRESENT) {
  251. if (cmd->resp_type & MMC_RSP_136) {
  252. /* response type 2 */
  253. cmd->response[3] = readl(&mmc_base->rsp10);
  254. cmd->response[2] = readl(&mmc_base->rsp32);
  255. cmd->response[1] = readl(&mmc_base->rsp54);
  256. cmd->response[0] = readl(&mmc_base->rsp76);
  257. } else
  258. /* response types 1, 1b, 3, 4, 5, 6 */
  259. cmd->response[0] = readl(&mmc_base->rsp10);
  260. }
  261. }
  262. if (data && (data->flags & MMC_DATA_READ)) {
  263. mmc_read_data(mmc_base, data->dest,
  264. data->blocksize * data->blocks);
  265. } else if (data && (data->flags & MMC_DATA_WRITE)) {
  266. mmc_write_data(mmc_base, data->src,
  267. data->blocksize * data->blocks);
  268. }
  269. return 0;
  270. }
  271. static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
  272. {
  273. unsigned int *output_buf = (unsigned int *)buf;
  274. unsigned int mmc_stat;
  275. unsigned int count;
  276. /*
  277. * Start Polled Read
  278. */
  279. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  280. count /= 4;
  281. while (size) {
  282. ulong start = get_timer(0);
  283. do {
  284. mmc_stat = readl(&mmc_base->stat);
  285. if (get_timer(0) - start > MAX_RETRY_MS) {
  286. printf("%s: timedout waiting for status!\n",
  287. __func__);
  288. return TIMEOUT;
  289. }
  290. } while (mmc_stat == 0);
  291. if ((mmc_stat & ERRI_MASK) != 0)
  292. return 1;
  293. if (mmc_stat & BRR_MASK) {
  294. unsigned int k;
  295. writel(readl(&mmc_base->stat) | BRR_MASK,
  296. &mmc_base->stat);
  297. for (k = 0; k < count; k++) {
  298. *output_buf = readl(&mmc_base->data);
  299. output_buf++;
  300. }
  301. size -= (count*4);
  302. }
  303. if (mmc_stat & BWR_MASK)
  304. writel(readl(&mmc_base->stat) | BWR_MASK,
  305. &mmc_base->stat);
  306. if (mmc_stat & TC_MASK) {
  307. writel(readl(&mmc_base->stat) | TC_MASK,
  308. &mmc_base->stat);
  309. break;
  310. }
  311. }
  312. return 0;
  313. }
  314. static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
  315. unsigned int size)
  316. {
  317. unsigned int *input_buf = (unsigned int *)buf;
  318. unsigned int mmc_stat;
  319. unsigned int count;
  320. /*
  321. * Start Polled Read
  322. */
  323. count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
  324. count /= 4;
  325. while (size) {
  326. ulong start = get_timer(0);
  327. do {
  328. mmc_stat = readl(&mmc_base->stat);
  329. if (get_timer(0) - start > MAX_RETRY_MS) {
  330. printf("%s: timedout waiting for status!\n",
  331. __func__);
  332. return TIMEOUT;
  333. }
  334. } while (mmc_stat == 0);
  335. if ((mmc_stat & ERRI_MASK) != 0)
  336. return 1;
  337. if (mmc_stat & BWR_MASK) {
  338. unsigned int k;
  339. writel(readl(&mmc_base->stat) | BWR_MASK,
  340. &mmc_base->stat);
  341. for (k = 0; k < count; k++) {
  342. writel(*input_buf, &mmc_base->data);
  343. input_buf++;
  344. }
  345. size -= (count*4);
  346. }
  347. if (mmc_stat & BRR_MASK)
  348. writel(readl(&mmc_base->stat) | BRR_MASK,
  349. &mmc_base->stat);
  350. if (mmc_stat & TC_MASK) {
  351. writel(readl(&mmc_base->stat) | TC_MASK,
  352. &mmc_base->stat);
  353. break;
  354. }
  355. }
  356. return 0;
  357. }
  358. static void mmc_set_ios(struct mmc *mmc)
  359. {
  360. struct hsmmc *mmc_base = (struct hsmmc *)mmc->priv;
  361. unsigned int dsor = 0;
  362. ulong start;
  363. /* configue bus width */
  364. switch (mmc->bus_width) {
  365. case 8:
  366. writel(readl(&mmc_base->con) | DTW_8_BITMODE,
  367. &mmc_base->con);
  368. break;
  369. case 4:
  370. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  371. &mmc_base->con);
  372. writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
  373. &mmc_base->hctl);
  374. break;
  375. case 1:
  376. default:
  377. writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
  378. &mmc_base->con);
  379. writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
  380. &mmc_base->hctl);
  381. break;
  382. }
  383. /* configure clock with 96Mhz system clock.
  384. */
  385. if (mmc->clock != 0) {
  386. dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
  387. if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
  388. dsor++;
  389. }
  390. mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
  391. (ICE_STOP | DTO_15THDTO | CEN_DISABLE));
  392. mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
  393. (dsor << CLKD_OFFSET) | ICE_OSCILLATE);
  394. start = get_timer(0);
  395. while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
  396. if (get_timer(0) - start > MAX_RETRY_MS) {
  397. printf("%s: timedout waiting for ics!\n", __func__);
  398. return;
  399. }
  400. }
  401. writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
  402. }
  403. int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max)
  404. {
  405. struct mmc *mmc;
  406. mmc = &hsmmc_dev[dev_index];
  407. sprintf(mmc->name, "OMAP SD/MMC");
  408. mmc->send_cmd = mmc_send_cmd;
  409. mmc->set_ios = mmc_set_ios;
  410. mmc->init = mmc_init_setup;
  411. mmc->getcd = NULL;
  412. switch (dev_index) {
  413. case 0:
  414. mmc->priv = (struct hsmmc *)OMAP_HSMMC1_BASE;
  415. break;
  416. #ifdef OMAP_HSMMC2_BASE
  417. case 1:
  418. mmc->priv = (struct hsmmc *)OMAP_HSMMC2_BASE;
  419. break;
  420. #endif
  421. #ifdef OMAP_HSMMC3_BASE
  422. case 2:
  423. mmc->priv = (struct hsmmc *)OMAP_HSMMC3_BASE;
  424. break;
  425. #endif
  426. default:
  427. mmc->priv = (struct hsmmc *)OMAP_HSMMC1_BASE;
  428. return 1;
  429. }
  430. mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  431. mmc->host_caps = (MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS |
  432. MMC_MODE_HC) & ~host_caps_mask;
  433. mmc->f_min = 400000;
  434. if (f_max != 0)
  435. mmc->f_max = f_max;
  436. else {
  437. if (mmc->host_caps & MMC_MODE_HS) {
  438. if (mmc->host_caps & MMC_MODE_HS_52MHz)
  439. mmc->f_max = 52000000;
  440. else
  441. mmc->f_max = 26000000;
  442. } else
  443. mmc->f_max = 20000000;
  444. }
  445. mmc->b_max = 0;
  446. #if defined(CONFIG_OMAP34XX)
  447. /*
  448. * Silicon revs 2.1 and older do not support multiblock transfers.
  449. */
  450. if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
  451. mmc->b_max = 1;
  452. #endif
  453. mmc_register(mmc);
  454. return 0;
  455. }