cpu.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*
  2. * Copyright 2004,2007 Freescale Semiconductor, Inc.
  3. * (C) Copyright 2002, 2003 Motorola Inc.
  4. * Xianghua Xiao (X.Xiao@motorola.com)
  5. *
  6. * (C) Copyright 2000
  7. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <command.h>
  30. #include <asm/cache.h>
  31. int checkcpu (void)
  32. {
  33. sys_info_t sysinfo;
  34. uint lcrr; /* local bus clock ratio register */
  35. uint clkdiv; /* clock divider portion of lcrr */
  36. uint pvr, svr;
  37. uint fam;
  38. uint ver;
  39. uint major, minor;
  40. u32 ddr_ratio;
  41. volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
  42. svr = get_svr();
  43. ver = SVR_VER(svr);
  44. major = SVR_MAJ(svr);
  45. minor = SVR_MIN(svr);
  46. puts("CPU: ");
  47. switch (ver) {
  48. case SVR_8540:
  49. puts("8540");
  50. break;
  51. case SVR_8541:
  52. puts("8541");
  53. break;
  54. case SVR_8555:
  55. puts("8555");
  56. break;
  57. case SVR_8560:
  58. puts("8560");
  59. break;
  60. case SVR_8548:
  61. puts("8548");
  62. break;
  63. case SVR_8548_E:
  64. puts("8548_E");
  65. break;
  66. case SVR_8544:
  67. puts("8544");
  68. break;
  69. case SVR_8544_E:
  70. puts("8544_E");
  71. break;
  72. case SVR_8568_E:
  73. puts("8568_E");
  74. break;
  75. default:
  76. puts("Unknown");
  77. break;
  78. }
  79. printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
  80. pvr = get_pvr();
  81. fam = PVR_FAM(pvr);
  82. ver = PVR_VER(pvr);
  83. major = PVR_MAJ(pvr);
  84. minor = PVR_MIN(pvr);
  85. printf("Core: ");
  86. switch (fam) {
  87. case PVR_FAM(PVR_85xx):
  88. puts("E500");
  89. break;
  90. default:
  91. puts("Unknown");
  92. break;
  93. }
  94. printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
  95. get_sys_info(&sysinfo);
  96. puts("Clock Configuration:\n");
  97. printf(" CPU:%4lu MHz, ", sysinfo.freqProcessor / 1000000);
  98. printf("CCB:%4lu MHz,\n", sysinfo.freqSystemBus / 1000000);
  99. ddr_ratio = ((gur->porpllsr) & 0x00003e00) >> 9;
  100. switch (ddr_ratio) {
  101. case 0x0:
  102. printf(" DDR:%4lu MHz, ", sysinfo.freqDDRBus / 2000000);
  103. break;
  104. case 0x7:
  105. printf(" DDR:%4lu MHz (Synchronous), ", sysinfo.freqDDRBus / 2000000);
  106. break;
  107. default:
  108. printf(" DDR:%4lu MHz (Asynchronous), ", sysinfo.freqDDRBus / 2000000);
  109. break;
  110. }
  111. #if defined(CFG_LBC_LCRR)
  112. lcrr = CFG_LBC_LCRR;
  113. #else
  114. {
  115. volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
  116. lcrr = lbc->lcrr;
  117. }
  118. #endif
  119. clkdiv = lcrr & 0x0f;
  120. if (clkdiv == 2 || clkdiv == 4 || clkdiv == 8) {
  121. #if defined(CONFIG_MPC8548) || defined(CONFIG_MPC8544)
  122. /*
  123. * Yes, the entire PQ38 family use the same
  124. * bit-representation for twice the clock divider values.
  125. */
  126. clkdiv *= 2;
  127. #endif
  128. printf("LBC:%4lu MHz\n",
  129. sysinfo.freqSystemBus / 1000000 / clkdiv);
  130. } else {
  131. printf("LBC: unknown (lcrr: 0x%08x)\n", lcrr);
  132. }
  133. if (ver == SVR_8560) {
  134. printf("CPM: %lu Mhz\n",
  135. sysinfo.freqSystemBus / 1000000);
  136. }
  137. puts("L1: D-cache 32 kB enabled\n I-cache 32 kB enabled\n");
  138. return 0;
  139. }
  140. /* ------------------------------------------------------------------------- */
  141. int do_reset (cmd_tbl_t *cmdtp, bd_t *bd, int flag, int argc, char *argv[])
  142. {
  143. uint pvr;
  144. uint ver;
  145. pvr = get_pvr();
  146. ver = PVR_VER(pvr);
  147. if (ver & 1){
  148. /* e500 v2 core has reset control register */
  149. volatile unsigned int * rstcr;
  150. rstcr = (volatile unsigned int *)(CFG_IMMR + 0xE00B0);
  151. *rstcr = 0x2; /* HRESET_REQ */
  152. }else{
  153. /*
  154. * Initiate hard reset in debug control register DBCR0
  155. * Make sure MSR[DE] = 1
  156. */
  157. unsigned long val, msr;
  158. msr = mfmsr ();
  159. msr |= MSR_DE;
  160. mtmsr (msr);
  161. val = mfspr(DBCR0);
  162. val |= 0x70000000;
  163. mtspr(DBCR0,val);
  164. }
  165. return 1;
  166. }
  167. /*
  168. * Get timebase clock frequency
  169. */
  170. unsigned long get_tbclk (void)
  171. {
  172. sys_info_t sys_info;
  173. get_sys_info(&sys_info);
  174. return ((sys_info.freqSystemBus + 7L) / 8L);
  175. }
  176. #if defined(CONFIG_WATCHDOG)
  177. void
  178. watchdog_reset(void)
  179. {
  180. int re_enable = disable_interrupts();
  181. reset_85xx_watchdog();
  182. if (re_enable) enable_interrupts();
  183. }
  184. void
  185. reset_85xx_watchdog(void)
  186. {
  187. /*
  188. * Clear TSR(WIS) bit by writing 1
  189. */
  190. unsigned long val;
  191. val = mfspr(SPRN_TSR);
  192. val |= TSR_WIS;
  193. mtspr(SPRN_TSR, val);
  194. }
  195. #endif /* CONFIG_WATCHDOG */
  196. #if defined(CONFIG_DDR_ECC)
  197. void dma_init(void) {
  198. volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
  199. dma->satr0 = 0x02c40000;
  200. dma->datr0 = 0x02c40000;
  201. dma->sr0 = 0xfffffff; /* clear any errors */
  202. asm("sync; isync; msync");
  203. return;
  204. }
  205. uint dma_check(void) {
  206. volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
  207. volatile uint status = dma->sr0;
  208. /* While the channel is busy, spin */
  209. while((status & 4) == 4) {
  210. status = dma->sr0;
  211. }
  212. /* clear MR0[CS] channel start bit */
  213. dma->mr0 &= 0x00000001;
  214. asm("sync;isync;msync");
  215. if (status != 0) {
  216. printf ("DMA Error: status = %x\n", status);
  217. }
  218. return status;
  219. }
  220. int dma_xfer(void *dest, uint count, void *src) {
  221. volatile ccsr_dma_t *dma = (void *)(CFG_MPC85xx_DMA_ADDR);
  222. dma->dar0 = (uint) dest;
  223. dma->sar0 = (uint) src;
  224. dma->bcr0 = count;
  225. dma->mr0 = 0xf000004;
  226. asm("sync;isync;msync");
  227. dma->mr0 = 0xf000005;
  228. asm("sync;isync;msync");
  229. return dma_check();
  230. }
  231. #endif