plu405.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * (C) Copyright 2001-2003
  3. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <asm/processor.h>
  25. #include <asm/io.h>
  26. #include <command.h>
  27. #include <malloc.h>
  28. #if 0
  29. #define FPGA_DEBUG
  30. #endif
  31. DECLARE_GLOBAL_DATA_PTR;
  32. extern int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[]);
  33. extern void lxt971_no_sleep(void);
  34. /* fpga configuration data - gzip compressed and generated by bin2c */
  35. const unsigned char fpgadata[] =
  36. {
  37. #include "fpgadata.c"
  38. };
  39. /*
  40. * include common fpga code (for esd boards)
  41. */
  42. #include "../common/fpga.c"
  43. /*
  44. * include common auto-update code (for esd boards)
  45. */
  46. #include "../common/auto_update.h"
  47. au_image_t au_image[] = {
  48. {"plu405/preinst.img", 0, -1, AU_SCRIPT},
  49. {"plu405/u-boot.img", 0xfffc0000, 0x00040000, AU_FIRMWARE},
  50. {"plu405/pImage_${bd_type}", 0x00000000, 0x00100000, AU_NAND},
  51. {"plu405/pImage.initrd", 0x00100000, 0x00200000, AU_NAND},
  52. {"plu405/yaffsmt2.img", 0x00300000, 0x01c00000, AU_NAND},
  53. {"plu405/postinst.img", 0, 0, AU_SCRIPT},
  54. };
  55. int N_AU_IMAGES = (sizeof(au_image) / sizeof(au_image[0]));
  56. /* Prototypes */
  57. int gunzip(void *, int, unsigned char *, unsigned long *);
  58. int board_early_init_f (void)
  59. {
  60. /*
  61. * IRQ 0-15 405GP internally generated; active high; level sensitive
  62. * IRQ 16 405GP internally generated; active low; level sensitive
  63. * IRQ 17-24 RESERVED
  64. * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
  65. * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
  66. * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
  67. * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
  68. * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
  69. * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
  70. * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
  71. */
  72. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  73. mtdcr(uicer, 0x00000000); /* disable all ints */
  74. mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/
  75. mtdcr(uicpr, 0xFFFFFF99); /* set int polarities */
  76. mtdcr(uictr, 0x10000000); /* set int trigger levels */
  77. mtdcr(uicvcr, 0x00000001); /* set vect base=0,INT0 highest prio */
  78. mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */
  79. /*
  80. * EBC Configuration Register: set ready timeout to
  81. * 512 ebc-clks -> ca. 15 us
  82. */
  83. mtebc (epcr, 0xa8400000); /* ebc always driven */
  84. return 0;
  85. }
  86. int misc_init_r (void)
  87. {
  88. unsigned char *duart0_mcr = (unsigned char *)((ulong)DUART0_BA + 4);
  89. unsigned char *duart1_mcr = (unsigned char *)((ulong)DUART1_BA + 4);
  90. unsigned char *dst;
  91. unsigned char fctr;
  92. ulong len = sizeof(fpgadata);
  93. int status;
  94. int index;
  95. int i;
  96. /* adjust flash start and offset */
  97. gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
  98. gd->bd->bi_flashoffset = 0;
  99. dst = malloc(CONFIG_SYS_FPGA_MAX_SIZE);
  100. if (gunzip (dst, CONFIG_SYS_FPGA_MAX_SIZE, (uchar *)fpgadata, &len) != 0) {
  101. printf ("GUNZIP ERROR - must RESET board to recover\n");
  102. do_reset (NULL, 0, 0, NULL);
  103. }
  104. status = fpga_boot(dst, len);
  105. if (status != 0) {
  106. printf("\nFPGA: Booting failed ");
  107. switch (status) {
  108. case ERROR_FPGA_PRG_INIT_LOW:
  109. printf("(Timeout: INIT not low "
  110. "after asserting PROGRAM*)\n");
  111. break;
  112. case ERROR_FPGA_PRG_INIT_HIGH:
  113. printf("(Timeout: INIT not high "
  114. "after deasserting PROGRAM*)\n");
  115. break;
  116. case ERROR_FPGA_PRG_DONE:
  117. printf("(Timeout: DONE not high "
  118. "after programming FPGA)\n");
  119. break;
  120. }
  121. /* display infos on fpgaimage */
  122. index = 15;
  123. for (i=0; i<4; i++) {
  124. len = dst[index];
  125. printf("FPGA: %s\n", &(dst[index+1]));
  126. index += len+3;
  127. }
  128. putc ('\n');
  129. /* delayed reboot */
  130. for (i=20; i>0; i--) {
  131. printf("Rebooting in %2d seconds \r",i);
  132. for (index=0;index<1000;index++)
  133. udelay(1000);
  134. }
  135. putc ('\n');
  136. do_reset(NULL, 0, 0, NULL);
  137. }
  138. puts("FPGA: ");
  139. /* display infos on fpgaimage */
  140. index = 15;
  141. for (i=0; i<4; i++) {
  142. len = dst[index];
  143. printf("%s ", &(dst[index+1]));
  144. index += len+3;
  145. }
  146. putc ('\n');
  147. free(dst);
  148. /*
  149. * Reset FPGA via FPGA_DATA pin
  150. */
  151. SET_FPGA(FPGA_PRG | FPGA_CLK);
  152. udelay(1000); /* wait 1ms */
  153. SET_FPGA(FPGA_PRG | FPGA_CLK | FPGA_DATA);
  154. udelay(1000); /* wait 1ms */
  155. /*
  156. * Reset external DUARTs
  157. */
  158. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CONFIG_SYS_DUART_RST);
  159. udelay(10);
  160. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) & ~CONFIG_SYS_DUART_RST);
  161. udelay(1000);
  162. /*
  163. * Set NAND-FLASH GPIO signals to default
  164. */
  165. out_be32((void*)GPIO0_OR,
  166. in_be32((void*)GPIO0_OR) & ~(CONFIG_SYS_NAND_CLE | CONFIG_SYS_NAND_ALE));
  167. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CONFIG_SYS_NAND_CE);
  168. /*
  169. * Setup EEPROM write protection
  170. */
  171. out_be32((void*)GPIO0_OR, in_be32((void*)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  172. out_be32((void*)GPIO0_TCR, in_be32((void*)GPIO0_TCR) | CONFIG_SYS_EEPROM_WP);
  173. /*
  174. * Enable interrupts in exar duart mcr[3]
  175. */
  176. out_8(duart0_mcr, 0x08);
  177. out_8(duart1_mcr, 0x08);
  178. /*
  179. * Enable auto RS485 mode in 2nd external uart
  180. */
  181. out_8((void *)DUART1_BA + 3, 0xbf); /* write LCR */
  182. fctr = in_8((void *)DUART1_BA + 1); /* read FCTR */
  183. fctr |= 0x08; /* enable RS485 mode */
  184. out_8((void *)DUART1_BA + 1, fctr); /* write FCTR */
  185. out_8((void *)DUART1_BA + 3, 0); /* write LCR */
  186. return (0);
  187. }
  188. /*
  189. * Check Board Identity:
  190. */
  191. int checkboard (void)
  192. {
  193. char str[64];
  194. int i = getenv_r ("serial#", str, sizeof(str));
  195. puts ("Board: ");
  196. if (i == -1) {
  197. puts ("### No HW ID - assuming PLU405");
  198. } else {
  199. puts(str);
  200. }
  201. putc ('\n');
  202. return 0;
  203. }
  204. #ifdef CONFIG_IDE_RESET
  205. #define FPGA_CTRL (CONFIG_SYS_FPGA_BASE_ADDR + CONFIG_SYS_FPGA_CTRL)
  206. void ide_set_reset(int on)
  207. {
  208. /*
  209. * Assert or deassert CompactFlash Reset Pin
  210. */
  211. if (on) { /* assert RESET */
  212. out_be16((void *)FPGA_CTRL,
  213. in_be16((void *)FPGA_CTRL) & ~CONFIG_SYS_FPGA_CTRL_CF_RESET);
  214. } else { /* release RESET */
  215. out_be16((void *)FPGA_CTRL,
  216. in_be16((void *)FPGA_CTRL) | CONFIG_SYS_FPGA_CTRL_CF_RESET);
  217. }
  218. }
  219. #endif /* CONFIG_IDE_RESET */
  220. void reset_phy(void)
  221. {
  222. #ifdef CONFIG_LXT971_NO_SLEEP
  223. /*
  224. * Disable sleep mode in LXT971
  225. */
  226. lxt971_no_sleep();
  227. #endif
  228. }
  229. #if defined(CONFIG_SYS_EEPROM_WREN)
  230. /* Input: <dev_addr> I2C address of EEPROM device to enable.
  231. * <state> -1: deliver current state
  232. * 0: disable write
  233. * 1: enable write
  234. * Returns: -1: wrong device address
  235. * 0: dis-/en- able done
  236. * 0/1: current state if <state> was -1.
  237. */
  238. int eeprom_write_enable (unsigned dev_addr, int state)
  239. {
  240. if (CONFIG_SYS_I2C_EEPROM_ADDR != dev_addr) {
  241. return -1;
  242. } else {
  243. switch (state) {
  244. case 1:
  245. /* Enable write access, clear bit GPIO0. */
  246. out_be32((void*)GPIO0_OR,
  247. in_be32((void*)GPIO0_OR) & ~CONFIG_SYS_EEPROM_WP);
  248. state = 0;
  249. break;
  250. case 0:
  251. /* Disable write access, set bit GPIO0. */
  252. out_be32((void*)GPIO0_OR,
  253. in_be32((void*)GPIO0_OR) | CONFIG_SYS_EEPROM_WP);
  254. state = 0;
  255. break;
  256. default:
  257. /* Read current status back. */
  258. state = (0 == (in_be32((void*)GPIO0_OR) &
  259. CONFIG_SYS_EEPROM_WP));
  260. break;
  261. }
  262. }
  263. return state;
  264. }
  265. int do_eep_wren (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
  266. {
  267. int query = argc == 1;
  268. int state = 0;
  269. if (query) {
  270. /* Query write access state. */
  271. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, -1);
  272. if (state < 0) {
  273. puts ("Query of write access state failed.\n");
  274. } else {
  275. printf ("Write access for device 0x%0x is %sabled.\n",
  276. CONFIG_SYS_I2C_EEPROM_ADDR, state ? "en" : "dis");
  277. state = 0;
  278. }
  279. } else {
  280. if ('0' == argv[1][0]) {
  281. /* Disable write access. */
  282. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 0);
  283. } else {
  284. /* Enable write access. */
  285. state = eeprom_write_enable (CONFIG_SYS_I2C_EEPROM_ADDR, 1);
  286. }
  287. if (state < 0) {
  288. puts ("Setup of write access state failed.\n");
  289. }
  290. }
  291. return state;
  292. }
  293. U_BOOT_CMD(eepwren, 2, 0, do_eep_wren,
  294. "Enable / disable / query EEPROM write access",
  295. NULL);
  296. #endif /* #if defined(CONFIG_SYS_EEPROM_WREN) */